DM74LS109A Dual Positive-Edge-Triggered J-K Flip-Flop with Preset, Clear, and Complementary Outputs
Part | Datasheet |
---|---|
![]() |
DM74LS109AN (pdf) |
PDF Datasheet Preview |
---|
DM74LS109A Dual Positive-Edge-Triggered J-K Flip-Flop with Preset, Clear, and Complementary Outputs DM74LS109A Dual Positive-Edge-Triggered J-K Flip-Flop with Preset, Clear, and Complementary Outputs This device contains two independent positive-edge-triggered J-K flip-flops with complementary outputs. The J and K data is accepted by the flip-flop on the rising edge of the clock pulse. The triggering occurs at a voltage level and is not directly related to the transition time of the rising edge of the clock. The data on the J and K inputs may be changed while the clock is HIGH or LOW as long as setup and hold times are not violated. A low logic level on the preset or clear inputs will set or reset the outputs regardless of the logic levels of the other inputs. Ordering Code: Order Number Package Number Package Description DM74LS109AM M16A 16-Lead Small Outline Integrated Circuit SOIC , JEDEC MS-012, Narrow DM74LS109AN N16E 16-Lead Plastic Dual-In-Line Package PDIP , JEDEC MS-001, Wide Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code. Connection Diagram Function Table Inputs Outputs PR CLR CLK J K X H Note 1 H Note 1 Toggle H = HIGH Logic Level L = LOW Logic Level X = Either LOW or HIGH Logic Level = Rising Edge of Pulse Q0 = The output logic level of Q before the indicated input conditions were established. Toggle = Each output changes to the complement of its previous level on each active transition of the clock pulse. Note 1 This configuration is nonstable that is, it will not persist when preset and/or clear inputs return to their inactive HIGH state. 2000 Fairchild Semiconductor Corporation DS006368 DM74LS109A Absolute Maximum Ratings Note 2 Supply Voltage Input Voltage Operating Free Air Temperature Range 0°C to +70°C Storage Temperature Range −65°C to +150°C Note 2 The “Absolute Maximum Ratings” are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The “Recommended Operating Conditions” table will define the conditions for actual device operation. Recommended Operating Conditions Parameter Supply Voltage HIGH Level Input Voltage LOW Level Input Voltage HIGH Level Output Current LOW Level Output Current fCLK Clock Frequency Note 3 fCLK Clock Frequency Note 4 Pulse Width Clock HIGH Note 3 Preset LOW Clear LOW Pulse Width Note 4 Clock HIGH Preset LOW Clear LOW |
More datasheets: AT25DF641-S3H-B | AT25DF641-S3H-T | AT25DF641-MWH-T | 2748 | CC0402000000SB000 | 2N3663 | CDS-18138A | DVP-8610E | ASMC-QHB2-TCD0E | ASMC-QAB2-TAC0E |
Notice: we do not provide any warranties that information, datasheets, application notes, circuit diagrams, or software stored on this website are up-to-date or error free. The archived DM74LS109AN Datasheet file may be downloaded here without warranties.