74ACT16374SSC

74ACT16374SSC Datasheet


74ACT16374 16-Bit D-Type Flip-Flop with 3-STATE Outputs

Part Datasheet
74ACT16374SSC 74ACT16374SSC 74ACT16374SSC (pdf)
Related Parts Information
74ACT16374MTDX 74ACT16374MTDX 74ACT16374MTDX
74ACT16374SSCX 74ACT16374SSCX 74ACT16374SSCX
74ACT16374MTD 74ACT16374MTD 74ACT16374MTD
PDF Datasheet Preview
74ACT16374 16-Bit D-Type Flip-Flop with 3-STATE Outputs
74ACT16374 16-Bit D-Type Flip-Flop with 3-STATE Outputs

The ACT16374 contains sixteen non-inverting D-type flipflops with 3-STATE outputs and is intended for bus oriented applications. The device is byte controlled. A buffered clock CP and Output Enable OE are common to each byte and can be shorted together for full 16-bit operation.
s Buffered Positive edge-triggered clock s Separate control logic for each byte s 16-bit version of the ACT374 s Outputs source/sink 24 mA s TTL-compatible inputs
Ordering Code:

Order Number Package Number

Package Description
74ACT16374SSC

MS48A
48-Lead Small Shrink Outline Package SSOP , JEDEC MO-118, Wide
74ACT16374MTD

MTD48
48-Lead Thin Shrink Small Outline Package TSSOP , JEDEC MO-153, 6.1mm Wide
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering code.

Logic Symbol

Connection Diagram

Pin Descriptions

Pin Names

OEn CPn

Output Enable Input Active LOW Clock Pulse Input Inputs Outputs
is a trademark of Fairchild Semiconductor Corporation. 2005 Fairchild Semiconductor Corporation DS500298
74ACT16374

Functional Description

The ACT16374 consists of sixteen edge-triggered flip-flops with individual D-type inputs and 3-STATE true outputs. The device is byte controlled with each byte functioning identically, but independent of the other. The control pins can be shorted together to obtain full 16-bit operation. Each byte has a buffered clock and buffered Output Enable common to all flip-flops within that byte. The description which follows applies to each byte. Each flip-flop will store the state of their individual D inputs that meet the setup and hold time requirements on the LOW-to-HIGH Clock CPn transition. With the Output Enable OEn LOW, the contents of the flip-flops are available at the outputs. When OEn is HIGH, the outputs go to the high impedance state. Operation of the OEn input does not affect the state of the flip-flops.

Logic Diagrams

Truth Tables

Inputs

OE1 L

Inputs

OE2 L

H HIGH Voltage Level L LOW Voltage Level X Immaterial

HIGH Impedance LOW-to-HIGH Transition

Byte 1 0:7

Outputs

H L Previous Z

Outputs

H L Previous Z

Byte 2 8:15
74ACT16374

Absolute Maximum Ratings Note 1

Supply Voltage VCC DC Input Diode Current IIK

VI VCC 0.5V DC Output Diode Current IOK VO VCC 0.5V DC Output Voltage VO DC Output Source/Sink Current IO DC VCC or Ground Current per Output Pin

Storage Temperature
mA to VCC 0.5V r50 mA
r 50 mA to

Recommended Operating Conditions

Supply Voltage VCC Input Voltage VI Output Voltage VO Operating Temperature TA Minimum Input Edge Rate 'V/'t
4.5V to 5.5V
0V to VCC 0V to VCC to 125 mV/ns

VIN from 0.8V to 2.0V

VCC 4.5V, 5.5V

Note 1 Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation of circuits outside databook specifications.

DC Electrical Characteristics

Parameter
More datasheets: BCX71G | BDW24-S | BDW24C-S | BDW24A-S | BDW24B-S | FDMS8848NZ | ATR1842-P1QW | MMST3906-7 | 1322 | DM74150N


Notice: we do not provide any warranties that information, datasheets, application notes, circuit diagrams, or software stored on this website are up-to-date or error free. The archived 74ACT16374SSC Datasheet file may be downloaded here without warranties.

Datasheet ID: 74ACT16374SSC 513161