MC100ES6210FA

MC100ES6210FA Datasheet


MC100ES6210 Rev 3, 02/2005

Part Datasheet
MC100ES6210FA MC100ES6210FA MC100ES6210FA (pdf)
Related Parts Information
MC100ES6210AC MC100ES6210AC MC100ES6210AC
PDF Datasheet Preview
Freescale Semiconductor Technical Data

Low Voltage V Differential ECL/PECL/HSTL Fanout Buffer

MC100ES6210

The MC100ES6210 is a bipolar monolithic differential clock fanout buffer. Designed for most demanding clock distribution systems, the MC100ES6210 supports various applications that require to distribute precisely aligned differential clock signals. Using SiGe technology and a fully differential architecture, the device offers very low clock skew outputs and superior digital signal characteristics. Target applications for this clock driver is high performance clock distribution in computing, networking and telecommunication systems.

LOW VOLTAGE DUAL 1:5 DIFFERENTIAL PECL/ECL/HSTL

CLOCK FANOUT BUFFER
• Dual 1:5 differential clock distribution
• 30 ps maximum device skew
• Fully differential architecture from input to all outputs
• SiGe technology supports near-zero output skew
• Supports DC to 3 GHz operation of clock or data signals
• ECL/PECL compatible differential clock outputs
• ECL/PECL compatible differential clock inputs
• Single V, V, V or V supply
• Standard 32 lead LQFP package
• Industrial temperature range
• Pin and function compatible to the MC100EP210
• 32-lead Pb-free Package Available

FA SUFFIX 32-LEAD LQFP PACKAGE

CASE 873A-03

AC SUFFIX 32-LEAD LQFP PACKAGE

Pb-FREE PACKAGE CASE 873A-03

Functional Description

The MC100ES6210 is designed for low skew clock distribution systems and supports clock frequencies up to 3 GHz. The device consists of two independent 1:5 clock fanout buffers. The input signal of each fanout buffer is distributed to five identical, differential ECL/PECL outputs. Both CLKA and CLKB inputs can be driven by ECL/PECL compatible signals.

If VBB is connected to the CLKA or CLKB input and bypassed to GND by a 10 nF capacitor, the MC100ES6210 can be driven by single-ended ECL/PECL signals utilizing the VBB bias voltage output.

In order to meet the tight skew specification of the device, both outputs of a differential output pair should be terminated, even if only one output is used. In the case where not all ten outputs are used, the output pairs on the same package side as the parts being used on that side should be terminated.

The MC100ES6210 can be operated from a single V or V supply. As most other ECL compatible devices, the MC100ES6210 supports positive PECL and negative ECL supplies. The is function and pin compatible to the MC100EP210.

Freescale Semiconductor, Inc., All rights reserved.

CLKA

CLKA

CLKB

CLKB

Figure MC100ES6210 Logic Diagram
24 23 22 21 20 19 18 17

MC100ES6210
12345678

CLKB

CLKB

CLKA

CLKA

N.C.

Figure 32-Lead Package Pinout Top View

Table Pin Configuration

Type

Function

CLKA, CLKA

Input

ECL/PECL

Differential reference clock signal input fanout buffer A

CLKB, CLKB

Input

ECL/PECL
More datasheets: DBMY13W3PA101 | IRF7809 | IRF7811 | IRF7809TR | IRF7811TR | MDM-21PH004L | TLE9835QXXUMA1 | TLE9835QX | SFP9640 | MC100ES6210AC


Notice: we do not provide any warranties that information, datasheets, application notes, circuit diagrams, or software stored on this website are up-to-date or error free. The archived MC100ES6210FA Datasheet file may be downloaded here without warranties.

Datasheet ID: MC100ES6210FA 635463