

# **RMPA1959**

# PCS 3.4V CDMA & CDMA2000-1X PowerEdge™ Power Amplifier Module

## **General Description**

The RMPA1959 power amplifier module (PAM) is designed for CDMA and CDMA2000-1X personal communications system (PCS) applications. The 2 stage PAM is internally matched to  $50\Omega$  to minimize the use of external components and features advanced DC power management to reduce current consumption during peak phone usage. High power-added efficiency and excellent linearity are achieved using our InGaP Heterojunction Bipolar Transistor (HBT) technology.

## **Features**

- Single positive-supply operation and low power and shutdown modes
- 39% CDMA efficiency at +28dBm average output power
- Compact LCC package- 4.0 x 4.0 x 1.5 mm with industry standard pinout
- Internally matched to  $50\Omega$  and DC blocked RF input/output.
- Meets CDMA2000-1XRTT performance requirements





# Absolute Ratings<sup>1</sup>

| Symbol           | Parameter             |     | Max  | Units |
|------------------|-----------------------|-----|------|-------|
| Vcc1, Vcc2       | Supply Voltages       | 0   | 5.0  | V     |
| Vref             | Reference Voltage     | 2.6 | 3.5  | V     |
| Vmode            | Power Control Voltage | 0   | 3.5  | V     |
| Pin              | RF Input Power        | _   | +10  | dBm   |
| T <sub>STG</sub> | Storage Temperature   | -55 | +150 | °C    |

## Note

1: No permanent damage with only one parameter set at extreme limit. Other parameters set to typical values.

# **Module Block Diagram**



Figure 1. RMPA1959 US PCS CDMA Power Amplifier Module Functional Block Diagram

# Electrical Characteristics<sup>1</sup>

| Symbol Parameter Co |                                         | Condition                                 | Condition Min |       | Max  | Units  |
|---------------------|-----------------------------------------|-------------------------------------------|---------------|-------|------|--------|
| f                   | Operating Frequency                     |                                           | 1850          |       | 1910 | MHz    |
| CDMA Op             | eration                                 |                                           |               |       | •    | •      |
| SSg                 | Small-Signal Gain                       | $P_O = 0$ dBm                             | 23            | 25    |      | dB     |
| Gp                  | Power Gain                              | P <sub>O</sub> = +28dBm, Vmode = 0V       | 25            | 28    |      | dB     |
|                     |                                         | P <sub>O</sub> = +16dBm, Vmode ≥ 2.0V     |               | 24.5  |      | dB     |
| $P_{O}$             | Linear Output Power                     | Vmode = 0V                                | 28            |       |      | dBm    |
|                     |                                         | Vmode ≥ 2.0V                              |               |       | 16   | dBm    |
| PAEd                | PAEd (digital) @ +28 dBm                | Vmode = 0V                                | 36            | 39    |      | %      |
|                     | PAEd (digital) @ +16 dBm                | Vmode ≥ 2.0V                              |               | 10    |      | %      |
|                     | PAEd (digital) @ +16 dBm                | $Vmode \ge 2.0V, V_{CC} = 1.4V$           |               | 20    |      | %      |
| Itot                | High Power Total Current                | P <sub>O</sub> = +28dBm, Vmode = 0V       |               | 460   | 530  | mA     |
|                     | Low Power Total Current                 | P <sub>O</sub> = +16dBm, Vmode = 2.0V     |               | 120   |      | mA     |
|                     | Adjacent Channel Power Ratio            | IS-95                                     |               |       |      |        |
| ACPR1               | ±1.25 MHz Offset                        | $P_O = +28dBm; Vmode = 0V$                |               | -50   | -46  | dBc    |
|                     |                                         | $P_O = +16dBm; Vmode = 2.0V$              |               | -52   |      | dBc    |
| ACPR2               | ±2.25 MHz Offset                        | $P_O = +28dBm; Vmode = 0V$                |               | -60   | -57  | dBc    |
|                     |                                         | $P_O = +16dBm; Vmode = 2.0V$              |               | -68   |      | dBc    |
| General C           | haracteristics                          |                                           |               |       | •    | •      |
| VSWR                | Input Impedance                         |                                           | 2.5:1         | 2.0:1 |      |        |
| NF                  | Noise Figure                            |                                           |               | 4     |      | dB     |
| Rx No               | Receive Band Noise Power                | P <sub>O</sub> ≤ +28dBm; 1850 to 1910 MHz |               | -139  |      | dBm/Hz |
| 2fo-5fo             | Harmonic Suppression                    | $P_O \le +28dBm$                          |               |       | -30  | dBc    |
| S                   | Spurious Outputs <sup>2,3</sup>         | Load VSWR ≤ 5.0:1                         |               |       | -60  | dBc    |
|                     | Ruggedness w/Load Mismatch <sup>3</sup> | No permanent damage                       |               |       | 10:1 |        |
| Тс                  | Case Operating Temperature              |                                           | -30           |       | 85   | °C     |
| DC Chara            | cteristics                              |                                           |               |       |      | -      |
| Iccq                | Quiescent Current                       | Vmode ≥ 2.0V                              |               | 50    |      | mA     |
| Iref                | Reference Current                       | P <sub>O</sub> ≤ +28dBm                   |               | 5     | 8    | mA     |
| Icc (off)           | Leakage Shutdown Current                | No applied RF signal                      |               | 1     | 5    | μA     |
| Notes:              | -                                       |                                           | '             |       |      |        |

- 11: All parameters met at Tc = +25°C, Vcc = +3.4V, f = 1880 MHz, and load VSWR ≤ 1.2:1.
  2: All phase angles.
  3: Guaranteed by design



Figure 2. Package Outline

# Package Pinout

| Parameter                | Symbol                                   | Description                       | Pin#       |
|--------------------------|------------------------------------------|-----------------------------------|------------|
| RF RF In RF Input Signal |                                          | RF Input Signal                   | 2          |
|                          | RF Out                                   | RF Output Signal                  | 8          |
| DC Power                 | Power Vcc1 Supply Voltage to Input Stage |                                   | 1          |
|                          | Vcc2                                     | Supply Voltage to Output Stage    | 10         |
| Ground Gnd               |                                          | Signal Ground                     | 3, 6, 7, 9 |
|                          |                                          | Paddle Ground                     | 11         |
| Control                  | Vmode                                    | High Power/Low Power Mode Control | 4          |
|                          | Vref                                     | Reference Voltage                 | 5          |



| MA | TEF | ₹IAL | S L | .IS I |
|----|-----|------|-----|-------|

| WINTER IN TEO EIGH |          |                 |                          |              |  |  |
|--------------------|----------|-----------------|--------------------------|--------------|--|--|
| QTY                | ITEM NO. | PART NUMBER     | DESCRIPTION              | VENDOR       |  |  |
| 1                  | 1        | G657553-1 V2    | PC, BOARD                | FAIRCHILD    |  |  |
| 2                  | 2        | #142-0701-841   | SMA CONNECTOR            | JOHNSON      |  |  |
| 5                  | 3        | #2340-5211TN    | TERMINALS                | 3M           |  |  |
| REF                | 4        | G657584         | ASSEMBLY, RMPA1959       | FAIRCHILD    |  |  |
| 3                  | 5        | GRM39X7R102K50V | 1000 pF CAPACITOR (0603) | MURATA       |  |  |
| 3                  | 5 (ALT)  | ECJ-1VB1H102K   | 1000 pF CAPACITOR (0603) | PANASONIC    |  |  |
| 2                  | 6        | C3216X5R1A335M  | 3.3 μF CAPACITOR (1206)  | TDK          |  |  |
| 1                  | 7        | GRM39Y5V104Z16V | 0.1μF CAPACITOR (0603)   | MURATA       |  |  |
| 1                  | 7 (ALT)  | ECJ-1VB1C104K   | 0.1μF CAPACITOR (0603)   | PANASONIC    |  |  |
| A/R                | 8        | SN63            | SOLDER PASTE             | INDIUM CORP. |  |  |
| A/R                | 9        | SN96            | SOLDER PASTE             | INDIUM CORP. |  |  |

Figure 3. Evaluation Board Layout

# **DC Turn-On Sequence**

- 1) Vcc1 = Vcc2 = 3.4V (typ)
  2) Vref = 2.85V (typ)
  3) High-Power: Vmode = 0V (Pout > 16dBm)
  Low-Power: Vmode = 2.0V (Pout < 16dBm)

# **Evaluation Board Schematic**



# **Recommended Operating Conditions**

| Paramete                   | er                          | Symbol     | Min      | Тур  | Max        | Units      |
|----------------------------|-----------------------------|------------|----------|------|------------|------------|
| Operating Frequency        |                             | f 1850     |          |      | 1910       | MHz        |
| Supply Voltage             |                             | Vcc1, Vcc2 | 3.0      | 3.4  | 4.2        | V          |
| Reference Voltage          | (operating)<br>(shutdown)   | Vref       | 2.7<br>0 | 2.85 | 3.1<br>0.5 | V<br>V     |
| Bias Control Voltage       | (low-power)<br>(high-power) | Vmode      | 1.8<br>0 | 2.0  | 3.0<br>0.5 | V<br>V     |
| Linear Output Power        | (high-power)<br>(low-power) | Pout       |          |      | +28<br>+16 | dBm<br>dBm |
| Case Operating Temperature |                             | Тс         | -30      |      | +85        | °C         |



# **Efficiency Improvement Application**

In addition to high-power/low-power bias modes, the efficiency of the PA module can be significantly increased at backed-off RF power levels by dynamically varying the supply voltage (Vcc) applied to the amplifier. Since mobile handsets and power amplifiers frequently operate at 10–20 dB back-off, or more, from maximum rated linear power, battery life is highly dependent on the DC power consumed at antenna power levels in the range of 0 to +16 dBm. The reduced demand on transmitted RF power allows the PA supply voltage to be reduced for improved efficiency, while still meeting linearity requirements for CDMA modulation with excellent margin. High-efficiency DC-DC converters are now available to implement switched-voltage operation.

The following figures show measured performance of the PA module in low-power mode (Vmode =  $\pm$ 2.0V) at  $\pm$ 16dBm output power and over a range of supply voltages from 3.4V nominal down to 1.2V. Power-added efficiency is more than doubled from 10 percent to nearly 25 percent (Vcc = 1.2V) while maintaining a typical ACPR1 of  $\pm$ 52dBc and ACPR2 of less than  $\pm$ 61dBc.

Operation at even lower levels of Vcc supply voltage are possible with a further restriction on the maximum RF output power. As shown below, the PA module can be biased at a supply voltage of as low as 0.7V with an efficiency as high as 10–12 percent at +8dBm output power. Excellent signal linearity is still maintained even under this low supply voltage condition.





## **Application Information**

## **CAUTION: THIS IS AN ESD SENSITIVE DEVICE**

## **Precautions to Avoid Permanent Device Damage:**

- Cleanliness: Observe proper handling procedures to ensure clean devices and PCBs. Devices should remain in their original packaging until component placement to ensure no contamination or damage to RF, DC & ground contact areas.
- Device Cleaning: Standard board cleaning techniques should not present device problems provided that the boards are properly dried to remove solvents or water residues.
- Static Sensitivity: Follow ESD precautions to protect against ESD damage:
  - A properly grounded static-dissipative surface on which to place devices.
  - Static-dissipative floor or mat.
  - A properly grounded conductive wrist strap for each person to wear while handling devices.
- General Handling: Handle the package on the top with a vacuum collet or along the edges with a sharp pair of bent tweezers. Avoiding damaging the RF, DC, & ground contacts on the package bottom. Do not apply excessive pressure to the top of the lid.
- Device Storage: Devices are supplied in heat-sealed, moisture-barrier bags. In this condition, devices are protected and require no special storage conditions. Once the sealed bag has been opened, devices should be stored in a dry nitrogen environment.

## Device Usage:

Fairchild recommends the following procedures prior to assembly.

- Dry-bake devices at 125°C for 24 hours minimum. Note: The shipping reels cannot withstand 125°C baking temperature.
- Assemble the dry-baked devices within 7 days of removal from the oven.
- During the 7-day period, the devices must be stored in an environment of less than 60% relative humidity and a maximum temperature of 30°C
- If the 7-day period or the environmental conditions have been exceeded, then the dry-bake procedure must be repeated.

**Solder Materials & Temperature Profile:** Reflow soldering is the preferred method of SMT attachment. Hand soldering is not recommended.

#### · Reflow Profile

- Ramp-up: During this stage the solvents are evaporated from the solder paste. Care should be taken to prevent rapid oxidation (or paste slump) and solder bursts caused by violent solvent out-gassing. A typical heating rate is 1- 2°C/sec.
- Pre-heat/soak: The soak temperature stage serves two purposes; the flux is activated and the board and devices achieve a uniform temperature. The recommended soak condition is: 120-150 seconds at 150°C.
- Reflow Zone: If the temperature is too high, then devices may be damaged by mechanical stress due to thermal mismatch or there may be problems due to excessive solder oxidation. Excessive time at temperature can enhance the formation of intermetallic compounds at the lead/board interface and may lead to early mechanical failure of the joint. Reflow must occur prior to the flux being completely driven off. The duration of peak reflow temperature should not exceed 10 seconds. Maximum soldering temperatures should be in the range 215-220°C, with a maximum limit of 225°C.
- Cooling Zone: Steep thermal gradients may give rise to excessive thermal shock. However, rapid cooling promotes a finer grain structure and a more crackresistant solder joint. The illustration below indicates the recommended soldering profile.

## **Solder Joint Characteristics:**

Proper operation of this device depends on a reliable voidfree attachment of the heatsink to the PWB. The solder joint should be 95% void-free and be a consistent thickness.

## **Rework Considerations:**

Rework of a device attached to a board is limited to reflow of the solder with a heat gun. The device should not be subjected to more than 225°C and reflow solder in the molten state for more than 5 seconds. No more than 2 rework operations should be performed.



Figure 4. Recommended Solder Reflow Profile

## **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

| $ACEx^{TM}$                                            | FAST®                          | ISOPLANAR™                                                            | Power247™                                | Stealth™               |
|--------------------------------------------------------|--------------------------------|-----------------------------------------------------------------------|------------------------------------------|------------------------|
| ActiveArray™                                           | FASTr™                         | LittleFET™                                                            | PowerEdge™                               | SuperFET™              |
| Bottomless™                                            | FPS™                           | $MICROCOUPLER^{TM}$                                                   | PowerSaver™                              | SuperSOT™-3            |
| CoolFET™                                               | FRFET™                         | MicroFET™                                                             | PowerTrench®                             | SuperSOT™-6            |
| $CROSSVOLT^{\text{TM}}$                                | GlobalOptoisolator™            | MicroPak™                                                             | QFET®                                    | SuperSOT™-8            |
| DOME™                                                  | GTO™ .                         | MICROWIRE™                                                            | $QS^{TM}$                                | SyncFET™               |
| EcoSPARK™                                              | HiSeC™                         | MSX <sup>TM</sup>                                                     | QT Optoelectronics™                      | TinyLogic <sup>®</sup> |
| E <sup>2</sup> CMOS <sup>TM</sup>                      | I <sup>2</sup> C <sup>TM</sup> | MSXPro™                                                               | Quiet Series™                            | TINYOPTO™              |
| EnSigna™                                               | <i>i-</i> Lo <sup>™</sup>      | $OCX^{TM}$                                                            | RapidConfigure™                          | TruTranslation™        |
| FACT™                                                  | ImpliedDisconnect™             | $OCXPro^{TM}$                                                         | RapidConnect™                            | UHC™                   |
| FACT Quiet Serie                                       |                                | OPTOLOGIC®                                                            | μSerDes™                                 | UltraFET®              |
| Across the board<br>The Power France<br>Programmable A |                                | OPTOPLANAR <sup>TM</sup><br>PACMAN <sup>TM</sup><br>POP <sup>TM</sup> | SILENT SWITCHER®<br>SMART START™<br>SPM™ | VCX <sup>TM</sup>      |

## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## PRODUCT STATUS DEFINITIONS

## **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |

Rev. I13