

November 1987 Revised May 2002

# MM74C221

# **Dual Monostable Multivibrator**

### **General Description**

The MM74C221 dual monostable multivibrator is a monolithic complementary MOS integrated circuit. Each multivibrator features a negative-transition-triggered input and a positive-transition-triggered input, either of which can be used as an inhibit input, and a clear input.

Once fired, the output pulses are independent of further transitions of the A and B inputs and are a function of the external timing components  $C_{EXT}$  and  $R_{EXT}$ . The pulse width is stable over a wide range of temperature and  $V_{CC}$ .

Pulse stability will be limited by the accuracy of external timing components. The pulse width is approximately defined by the relationship  $t_{W(OUT)} \approx C_{EXT} \; R_{EXT}.$  For further information and applications, see AN-138.

#### **Features**

■ Wide supply voltage range: 4.5V to 15V

■ Guaranteed noise margin: 1.0V
 ■ High noise immunity: 0.45 V<sub>CC</sub> (typ.)

■ Low power TTL compatibility: fan out of 2 driving 74L

#### **Ordering Code:**

| Order Number | Package Number | Package Description                                                    |
|--------------|----------------|------------------------------------------------------------------------|
| 74MMC221N    | N16E           | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide |

## **Connection Diagrams**

#### **Timing Component**





#### **Truth Table**

| ı     | nputs    | Outputs |    |   |
|-------|----------|---------|----|---|
| Clear | Α        | В       | Q  | Q |
| L     | Х        | Х       | L  | Н |
| Х     | Н        | Х       | L  | Н |
| Х     | Х        | L       | L  | Н |
| Н     | L        | Î       | 7- | 7 |
| Н     | <b>1</b> | Н       |    | ъ |

H = HIGH Level

L = LOW Level

X= Irrelevant

↑ = Transition from LOW-to-HIGH

↓ = Transition from HIGH-to-LOW

\_ = One HIGH Level Pulse

¬∟ = One HIGH Level Pulse

# Absolute Maximum Ratings(Note 1)

 $\begin{array}{lll} \mbox{Voltage at Any Pin} & -0.3\mbox{V to V}_{\mbox{CC}} + 0.3\mbox{V} \\ \mbox{Operating Temperature Range} & -55\mbox{^{\circ}C to +125\mbox{^{\circ}C}} \\ \mbox{Storage Temperature Range} & -65\mbox{^{\circ}C to +150\mbox{^{\circ}C}} \end{array}$ 

Power Dissipation

 $\begin{array}{cc} \text{Dual-In-Line} & 700 \text{ mW} \\ \text{Small Outline} & 500 \text{ mW} \\ \text{Operating V}_{\text{CC}} \text{ Range} & 4.5 \text{V to } 15 \text{V} \\ \end{array}$ 

Absolute Maximum V<sub>CC</sub> 18V

 $R_{EXT} \ge 80 V_{CC} (\Omega)$ 

Lead Temperature

(Soldering, 10 seconds)

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The Electrical Characteristics table provides conditions

for actual device operation.

#### **DC Electrical Characteristics**

Max/min limits apply across temperature range, unless otherwise noted

| Symbol              | Parameter                                 | Conditions                                                | Min                   | Тур    | Max | Units |
|---------------------|-------------------------------------------|-----------------------------------------------------------|-----------------------|--------|-----|-------|
| CMOS to 0           | CMOS                                      | •                                                         |                       |        |     |       |
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage                 | V <sub>CC</sub> = 5V                                      | 3.5                   |        |     | V     |
|                     |                                           | $V_{CC} = 10V$                                            | 8.0                   |        |     | V     |
| / <sub>IN(0)</sub>  | Logical "0" Input Voltage                 | V <sub>CC</sub> = 5V                                      |                       |        | 1.5 | .,    |
|                     |                                           | $V_{CC} = 10V$                                            |                       |        | 2.0 | V     |
| / <sub>OUT(1)</sub> | Logical "1" Output Voltage                | $V_{CC} = 5V$ , $I_{O} = -10 \mu A$                       | 4.5                   |        |     | V     |
|                     |                                           | $V_{CC} = 10V$ , $I_{O} = -10 \mu A$                      | 9.0                   |        |     | V     |
| V <sub>OUT(0)</sub> | Logical "0" Output Voltage                | $V_{CC} = 5V, I_{O} = +10 \mu A$                          |                       |        | 0.5 | .,    |
|                     |                                           | $V_{CC} = 10V$ , $I_{O} = +10 \mu A$                      |                       |        | 1   | V     |
| N(1)                | Logical "1" Input Current                 | V <sub>CC</sub> = 15V, V <sub>IN</sub> = 15V              |                       | 0.005  | 1.0 | μΑ    |
| N(0)                | Logical "0" Input Current                 | V <sub>CC</sub> = 15V, V <sub>IN</sub> = 0V               | -1.0                  | -0.005 |     | μΑ    |
| CC                  | Supply Current (Standby)                  | V <sub>CC</sub> = 15V, R <sub>EXT</sub> = ∞,              |                       | 0.05   | 300 | μΑ    |
|                     |                                           | Q1, Q2 = Logic "0" (Note 2)                               |                       |        |     |       |
| CC                  | Supply Current                            | V <sub>CC</sub> = 15V, Q1 = Logic "1",                    |                       | 15     |     | mA    |
|                     | (During Output Pulse)                     | Q2 = Logic "0" (Figure 4)                                 |                       |        |     |       |
|                     |                                           | V <sub>CC</sub> = 5V, Q1 = Logic "1",                     |                       | 2      |     | mA    |
|                     |                                           | Q2 = Logic "0" (Figure 4)                                 |                       |        |     |       |
|                     | Leakage Current at R/C <sub>EXT</sub> Pin | V <sub>CC</sub> = 15V, V <sub>CEXT</sub> = 5V             |                       | 0.01   | 3.0 | μА    |
| MOS/LP              | TTL Interface                             | •                                                         |                       | L      |     |       |
| <sup>1</sup> IN(1)  | Logical "1" Input Voltage                 | V <sub>CC</sub> = 4.75V                                   | V <sub>CC</sub> - 1.5 |        |     | V     |
| IN(0)               | Logical "0" Input Voltage                 | V <sub>CC</sub> = 4.75V                                   |                       |        | 8.0 | V     |
| OUT(1)              | Logical "1" Output Voltage                | $V_{CC} = 4.75V, I_{O} = -360 \mu A$                      | 2.4                   |        |     | V     |
| OUT(0)              | Logical "0" Output Voltage                | $V_{CC} = 4.75V$ , $I_{O} = 360 \mu A$                    |                       |        | 0.4 | V     |
| Output Dri          | ve (See Family Characteristics Data       | Sheet) (Short Circuit Current)                            |                       | L      |     |       |
| SOURCE              | Output Source Current                     | V <sub>CC</sub> = 5V                                      | -1.75                 |        |     | mA    |
|                     | (P-Channel)                               | T <sub>A</sub> = 25°C, V <sub>OUT</sub> = 0V              |                       |        |     |       |
| SOURCE              | Output Source Current                     | V <sub>CC</sub> = 10V                                     | -8                    |        |     | mA    |
|                     | (P-Channel)                               | T <sub>A</sub> = 25°C, V <sub>OUT</sub> = 0V              |                       |        |     |       |
| SINK                | Output Sink Current                       | V <sub>CC</sub> = 5V                                      | 1.75                  |        |     | mA    |
|                     | (N-Channel)                               | $T_A = 25^{\circ}C$ , $V_{OUT} = V_{CC}$                  |                       |        |     |       |
| SINK                | Output Sink Current                       | V <sub>CC</sub> = 10V                                     | 8                     |        |     | mA    |
|                     | (N-Channel)                               | T <sub>A</sub> = 25°C, V <sub>OUT</sub> = V <sub>CC</sub> |                       |        |     |       |

260°C

Note 2: In Standby (Q = Logic "0") the power dissipated equals the leakage current plus  $V_{CC}/R_{EXT}$ .

# AC Electrical Characteristics (Note 3) $T_A = 25^{\circ}C$ , $C_1 = 50$ pF, unless otherwise noted

| Symbol               | Parameter                          | Conditions                                     | Min | Тур  | Max  | Units    |  |
|----------------------|------------------------------------|------------------------------------------------|-----|------|------|----------|--|
| t <sub>pd A, B</sub> | Propagation Delay from Trigger     | V <sub>CC</sub> = 5V                           |     | 250  | 500  |          |  |
|                      | Input (A, B) to Output Q, Q        | V <sub>CC</sub> = 10V                          |     | 120  | 250  | ns       |  |
| t <sub>pd CL</sub>   | Propagation Delay from Clear       | V <sub>CC</sub> = 5V                           |     | 250  | 500  | ns       |  |
|                      | Input (CL) to Output Q, Q          | V <sub>CC</sub> = 10V                          |     | 120  | 250  |          |  |
| t <sub>S</sub>       | Time Prior to Trigger Input (A, B) | V <sub>CC</sub> = 5V                           | 150 | 50   |      | ns       |  |
|                      | that Clear must be Set             | V <sub>CC</sub> = 10V                          | 60  | 20   |      |          |  |
| t <sub>W(A, B)</sub> | Trigger Input (A, B) Pulse Width   | V <sub>CC</sub> = 5V                           | 150 | 50   |      | <u> </u> |  |
| ,                    |                                    | V <sub>CC</sub> = 10V                          | 70  | 30   |      | ns       |  |
| t <sub>W(CL)</sub>   | Clear Input (CL) Pulse Width       | V <sub>CC</sub> = 5V                           | 150 | 50   |      |          |  |
| , ,                  |                                    | V <sub>CC</sub> = 10V                          | 70  | 30   |      | ns       |  |
| t <sub>W(OUT)</sub>  | Q or Q Output Pulse Width          | V <sub>CC</sub> = 5V, R <sub>EXT</sub> = 10k,  |     | 900  |      | ns       |  |
| W(001)               | · ·                                | C <sub>EXT</sub> = 0 pF                        |     |      |      |          |  |
|                      |                                    | $V_{CC} = 10V, R_{EXT} = 10k,$                 |     | 350  |      | ns       |  |
|                      |                                    | C <sub>EXT</sub> = 0 pF                        |     |      |      |          |  |
|                      |                                    | V <sub>CC</sub> = 15V, R <sub>EXT</sub> = 10k, |     | 320  |      | ns       |  |
|                      |                                    | C <sub>EXT</sub> = 0 pF                        |     |      |      |          |  |
|                      |                                    | $V_{CC} = 5V, R_{EXT} = 10k,$                  | 9.0 | 10.6 | 12.2 | μs       |  |
|                      |                                    | C <sub>EXT</sub> = 1000 pF (Figure 1)          |     |      |      |          |  |
|                      |                                    | V <sub>CC</sub> = 10V, R <sub>EXT</sub> = 10k, | 9.0 | 10   | 11   | μs       |  |
|                      |                                    | C <sub>EXT</sub> = 1000 pF (Figure 1)          |     |      |      |          |  |
|                      |                                    | V <sub>CC</sub> = 15V, R <sub>EXT</sub> = 10k, | 8.9 | 9.8  | 10.8 | μs       |  |
|                      |                                    | C <sub>EXT</sub> = 1000 pF (Figure 1)          |     |      |      |          |  |
|                      |                                    | V <sub>CC</sub> = 5V, R <sub>EXT</sub> = 10k,  | 900 | 1020 | 1200 | μs       |  |
|                      |                                    | $C_{EXT} = 0.1 \mu\text{F} \text{ (Figure 3)}$ |     |      |      |          |  |
|                      |                                    | V <sub>CC</sub> = 10V, R <sub>EXT</sub> = 10k, | 900 | 1000 | 1100 | μs       |  |
|                      |                                    | $C_{EXT} = 0.1 \mu\text{F} \text{ (Figure 3)}$ |     |      |      |          |  |
|                      |                                    | V <sub>CC</sub> = 15V, R <sub>EXT</sub> = 10k, | 900 | 990  | 1100 | μs       |  |
|                      |                                    | $C_{EXT} = 0.1 \mu F$ (Figure 3)               |     |      |      |          |  |
| R <sub>ON</sub>      | ON Resistance of Transistor        | V <sub>CC</sub> = 5V (Note 4)                  |     | 50   | 150  |          |  |
|                      | between R/C EXT to CEXT            | V <sub>CC</sub> = 10V (Note 4)                 |     | 25   | 65   | Ω        |  |
|                      |                                    | V <sub>CC</sub> = 15V (Note 4)                 |     | 16.7 | 45   |          |  |
|                      | Output Duty Cycle                  | R = 10k, C = 1000 pF                           |     |      | 90   | 0/       |  |
|                      |                                    | $R = 10k, C = 0.1 \mu F$                       |     |      | 90   | %        |  |
|                      |                                    | (Note 5)                                       |     |      |      |          |  |
| C <sub>IN</sub>      | Input Capacitance                  | R/C <sub>EXT</sub> Input (Note 6)              |     | 15   | 25   |          |  |
|                      |                                    | Any Other Input (Note 6)                       |     | 5    |      | pF       |  |

Note 3: AC Parameters are guaranteed by DC correlated testing.

Note 4: See AN-138 for detailed explanation  $\ensuremath{\text{R}_{\text{ON}}}.$ 

Note 5: Maximum output duty cycle =  $R_{EXT}/R_{EXT} + 1000$ .

Note 6: Capacitance is guaranteed by periodic testing.

# **Typical Performance Characteristics**



OUTPUT PULSE WIDTH (Tw., %)

0% Point pulse width:

At  $V_{CC} = 5V$ ,  $T_W = 10.6 \,\mu s$ 

At  $V_{CC} = 10 \text{V}, T_W = 10~\mu\text{s}$ 

At  $V_{CC} = 15 V$ ,  $T_W = 9.8~\mu s$ 

Percentage of units within +4%:

At  $V_{CC} = 5V,90\%$  of units

At  $V_{CC} = 10V,95\%$  of units At  $V_{CC} = 15V,98\%$  of units

FIGURE 1. Typical Distribution of Units for Output



0% Point pulse width:

At  $V_{CC} = 5V$ ,  $T_W = 1020 \ \mu s$ 

At  $V_{CC}=10 V, T_W=1000~\mu s$ 

At  $V_{CC}$  = 15V, $T_W$  = 982  $\mu s$ 

Percentage of units within +4%:

At  $V_{CC} = 5V,95\%$  of units

At  $V_{CC} = 10V,97\%$  of units

At V<sub>CC</sub> = 15V,98% of units

FIGURE 3. Typical Distribution of Units for Output Pulse Width



**Pulse Width** 

FIGURE 2. Typical Variation in Output Pulse Width vs
Temperature



FIGURE 4. Typical Power Dissipation per Package

# 



16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N16E

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com