

# FQB5N50CF 500V N-Channel MOSFET

### Features

- 5A, 500V,  $R_{DS(on)} = 1.55 \Omega @V_{GS} = 10 V$
- Low gate charge (typical 18nC)
- Low Crss (typical 15pF)
- · Fast switching
- 100% avalanche tested
- Improved dv/dt capability



These N-Channel enhancement mode power field effect transistors are produced using Fairchild's proprietary, planar stripe, DMOS technology.

May 2006

8 F.

TM ۲

This advanced technology has been especially tailored to minimize on-state resistance, provide superior switching performance, and withstand high energy pulse in the avalanche and commutation mode. These devices are well suited for high efficiency switched mode power supplies, electronic lamp ballasts based on half bridge topology.

O D

GC



### **Absolute Maximum Ratings**

| Symbol                            | Parameter                                                                     | FQB5N50CF   | Units |      |
|-----------------------------------|-------------------------------------------------------------------------------|-------------|-------|------|
| V <sub>DSS</sub>                  | Drain-Source Voltage                                                          | 500         | V     |      |
| I <sub>D</sub>                    | Drain Current - Continuous ( $T_C = 25^{\circ}C$ )                            | 5           | А     |      |
|                                   | - Continuous (T <sub>C</sub> = 100°C)                                         |             | 3.2   | А    |
| I <sub>DM</sub>                   | Drain Current - Pulsed                                                        | (Note 1)    | 20    | А    |
| V <sub>GSS</sub>                  | Gate-Source Voltage                                                           |             | ± 30  | V    |
| E <sub>AS</sub>                   | Single Pulsed Avalanche Energy                                                | (Note 2)    | 300   | mJ   |
| I <sub>AR</sub>                   | Avalanche Current                                                             | (Note 1)    | 5     | A    |
| E <sub>AR</sub>                   | Repetitive Avalanche Energy                                                   | (Note 1)    | 9.6   | mJ   |
| dv/dt                             | Peak Diode Recovery dv/dt (Note 3)                                            |             | 4.5   | V/ns |
| P <sub>D</sub>                    | Power Dissipation ( $T_c = 25^{\circ}C$ )                                     |             | 96    | W    |
|                                   | - Derate above 25°C                                                           |             | 0.76  | W/°C |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Temperature Range                                       | -55 to +150 | °C    |      |
| TL                                | Maximum lead temperature for soldering purposes, 1/8" from case for 5 seconds |             | 300   | °C   |

### **Thermal Characteristics**

| Symbol              | Parameter                                | FQB5N50CF | Units |
|---------------------|------------------------------------------|-----------|-------|
| $R_{	ext{	heta}JC}$ | Thermal Resistance, Junction-to-Case     | 1.3       | °C/W  |
| $R_{\thetaJA}$      | Thermal Resistance, Junction-to-Ambient* | 40        | °C/W  |
| $R_{\thetaJA}$      | Thermal Resistance, Junction-to-Ambient  | 62.5      | °C/W  |

\* When mounted on the minimum pad size recommended (PCB Mount)

| Device Marking                          |                    | Device                                   | Packag                                               | e Re                                                          | e Reel Size Tap                                   |             | e Width |      | Quantity |       |
|-----------------------------------------|--------------------|------------------------------------------|------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------|-------------|---------|------|----------|-------|
| FQB5N50CF                               |                    | FQB5N50CFTM                              | D2-PAK                                               |                                                               | 330mm 2                                           |             | 24mm    |      | 800      |       |
| FQB5N50CF FQB5N50CFTF D2-F              |                    | D2-PAK                                   | 330mm                                                |                                                               | 24mm                                              |             | 800     |      |          |       |
| Electric                                | al Char            | racteristics Tc                          | = 25°C unless othe                                   | rwise noted                                                   |                                                   |             |         |      |          |       |
| Symbol                                  |                    | Parameter                                |                                                      |                                                               | Conditior                                         | IS          | Min     | Тур  | Max      | Units |
| Off Charac                              | teristics          |                                          |                                                      | <u> </u>                                                      |                                                   |             |         |      | ļ        |       |
| BV <sub>DSS</sub>                       | Drain-Sou          | Irce Breakdown Voltag                    | ge                                                   | $V_{GS} = 0 \text{ V}, I_{D} = 250 \mu\text{A}$               |                                                   |             | 500     |      |          | V     |
| ΔΒV <sub>DSS</sub> /<br>ΔT <sub>J</sub> | Breakdow           | reakdown Voltage Temperature Coefficient |                                                      | $I_D = 250 \ \mu$ A, Referenced to 25°C                       |                                                   |             |         | 0.5  |          | V/°C  |
|                                         | Zero Gate          | Zero Gate Voltage Drain Current          |                                                      | $V_{DS} = 500 \text{ V}, V_{GS} = 0 \text{ V}$                |                                                   |             |         | 10   | μA       |       |
|                                         |                    |                                          |                                                      | V <sub>DS</sub> = 400 V, T <sub>C</sub> = 125°C               |                                                   |             |         |      | 100      | μA    |
| I <sub>GSSF</sub>                       | Gate-Bod           | y Leakage Current, Fe                    |                                                      |                                                               | / <sub>DS</sub> = 0 V                             |             |         |      | 100      | nA    |
| I <sub>GSSR</sub>                       | Gate-Bod           | y Leakage Current, R                     | everse                                               | $V_{GS} = -30 \text{ V}, V_{DS} = 0 \text{ V}$                |                                                   |             |         | -100 | nA       |       |
| On Charact                              | eristics           |                                          |                                                      |                                                               |                                                   |             |         |      |          |       |
| V <sub>GS(th)</sub>                     | Gate Thre          | Threshold Voltage                        |                                                      | $V_{DS} = V_{GS}, I_D = 250 \ \mu A$                          |                                                   |             | 2.0     |      | 4.0      | V     |
| R <sub>DS(on)</sub>                     | Static Dra         | in-Source On-Resista                     | nce                                                  | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 2.5A                 |                                                   |             | 1.3     | 1.55 | Ω        |       |
| 9fs                                     | Forward 7          | Fransconductance                         | onductance V                                         |                                                               | $I_{\rm DS} = 40$ V, $I_{\rm D} = 2.5$ A (Note 4) |             |         | 5.2  |          | S     |
| Dynamic Cł                              | naracteristi       | cs                                       |                                                      |                                                               |                                                   |             |         |      |          |       |
| C <sub>iss</sub>                        | Input Cap          | acitance                                 |                                                      | $V_{DS} = 25 \text{ V}, V_{GS} = 0 \text{ V},$<br>f = 1.0 MHz |                                                   |             |         | 480  | 625      | pF    |
| C <sub>oss</sub>                        | Output Ca          | apacitance                               |                                                      |                                                               |                                                   |             | 80      | 105  | pF       |       |
| C <sub>rss</sub>                        | Reverse 7          | Fransfer Capacitance                     |                                                      |                                                               |                                                   |             |         | 15   | 20       | pF    |
| Switching C                             | haracterist        | ics                                      |                                                      |                                                               |                                                   |             |         |      |          |       |
| t <sub>d(on)</sub>                      | Turn-On Delay Time |                                          | $V_{DD} = 250 \text{ V}, \text{ I}_{D} = 5\text{A},$ |                                                               |                                                   | 12          | 35      | ns   |          |       |
| t <sub>r</sub>                          | Turn-On F          | Rise Time                                |                                                      | R <sub>G</sub> = 25 Ω                                         |                                                   |             |         | 46   | 100      | ns    |
| t <sub>d(off)</sub>                     | Turn-Off           | Delay Time                               |                                                      |                                                               |                                                   |             |         | 50   | 110      | ns    |
| t <sub>f</sub>                          | Turn-Off F         | all Time                                 |                                                      |                                                               |                                                   | (Note 4, 5) |         | 48   | 105      | ns    |
| Qg                                      | Total Gate         | e Charge                                 |                                                      |                                                               | V <sub>DS</sub> = 400 V, I <sub>D</sub> = 5A,     |             |         | 18   | 24       | nC    |
| Q <sub>gs</sub>                         | Gate-Sou           | rce Charge                               |                                                      | V <sub>GS</sub> = 10 V                                        |                                                   |             |         | 2.2  |          | nC    |
| Q <sub>gd</sub>                         | Gate-Drai          | n Charge                                 |                                                      | (Note 4, 5                                                    |                                                   |             |         | 9.7  |          | nC    |
| Drain-Sourc                             | ce Diode C         | haracteristics and Max                   | kimum Ratings                                        |                                                               |                                                   |             |         |      |          |       |
| I <sub>S</sub>                          | Maximum            | Continuous Drain-So                      | urce Diode Fo                                        | rward Current                                                 |                                                   |             |         |      | 5        | А     |
| I <sub>SM</sub>                         | Maximum            | Pulsed Drain-Source                      | Diode Forward                                        | orward Current                                                |                                                   |             |         |      | 20       | А     |
| V <sub>SD</sub>                         | Drain-Sou          | urce Diode Forward Vo                    | oltage                                               | $V_{GS} = 0 V, I_S$                                           | = 5 A                                             |             |         |      | 1.4      | V     |
| t <sub>rr</sub>                         | Reverse F          | Recovery Time                            |                                                      | $V_{GS} = 0 V, I_S$                                           |                                                   |             |         | 65   |          | ns    |
| Q <sub>rr</sub>                         | Reverse F          | Recovery Charge                          |                                                      |                                                               |                                                   | (Note 4)    |         | 110  |          | nC    |

NOTES:

1. Repetitive Rating : Pulse width limited by maximum junction temperature

2. L = 21.5mH, I\_{AS} = 5A, V\_DD = 50V, R\_G = 25  $\Omega,$  Starting  $\ T_J$  = 25°C

3.  $I_{SD} \leq$  5A, di/dt  $\leq$  200A/µs,  $V_{DD} \leq BV_{DSS},$  Starting  $\ T_J$  = 25°C

4. Pulse Test : Pulse width  $\leq 300 \mu s,$  Duty cycle  $\leq 2\%$ 

5. Essentially independent of operating temperature

#### **Figure 1. On-Region Characteristics** V<sub>cs</sub> 15.0 V 10.0 V 8.0 V 7.0 V 6.5 V 6.5 V 5.5 V 10 10 Drain Current [A] I<sub>D</sub>, Drain Current [A] 10 10 \_\_\_\_\_ 10 1. 250μs Pulse<sup>-</sup> 2. Τ<sub>c</sub> = 25°C 10<sup>-1</sup> 10<sup>1</sup> 10 10 V<sub>DS</sub>, Drain-Source Voltage [V] Figure 3. On-Resistance Variation vs. Drain Current and Gate Voltage 4.5 4.0 10 R<sub>DS(ON)</sub> [Ω], Drain-Source On-Resistance Reverse Drain Current [A] 3.5 = 10\ 3.0 2.5 10 2.0 $V_{GS} = 20V$ 1.5 DR' 1.0 Note : T, = 25°C 0.5 10<sup>-1</sup> 0 10 15 5 I<sub>D</sub>, Drain Current [A] **Figure 5. Capacitance Characteristics** 1200 12 $C_{lss} = C_{gs} + C_{gd} (C_{ds} = shorted)$ $C_{arr} = C_{dr} + C_{arr}$ $C_{rss} = C_{gc}$ 1000 10 Gate-Source Voltage [V] 800 ۶ Capacitance [pF] 600 6 400 Notes ; 1. V<sub>GS</sub> = 0 V 2. f = 1 MHz ر <sub>GS</sub>, ر 200 2 0 0 10 10 10 V<sub>DS</sub>, Drain-Source Voltage [V]

**Typical Performance Characteristics** 

## Figure 2. Transfer Characteristics







Figure 6. Gate Charge Characteristics











### TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEx™ FAST® FASTr™ ActiveArray™ FPS™ Bottomless™ Build it Now™ FRFET™ CoolFFT™ GlobalOptoisolator™ CROSSVOLT™ GTO™ DOME™ HiSeC™ EcoSPARK™ I<sup>2</sup>C™ i-Lo™ E<sup>2</sup>CMOS™ EnSigna™ ImpliedDisconnect™ FACT™ IntelliMAX™ FACT Quiet Series™ Across the board. Around the world.™ The Power Franchise<sup>®</sup> Programmable Active Droop™

ISOPLANAR<sup>™</sup> LittleFET<sup>™</sup> MicroFET<sup>™</sup> MicroPak<sup>™</sup> MICROWIRE<sup>™</sup> MSX<sup>™</sup> MSXPro<sup>™</sup> OCX<sup>™</sup> OCX<sup>™</sup> OCX<sup>™</sup> OPTOLOGIC<sup>®</sup> OPTOPLANAR<sup>™</sup> PACMAN<sup>™</sup> POP<sup>™</sup> Power247<sup>™</sup>

PowerEdge<sup>TM</sup> PowerSaver<sup>TM</sup> PowerTrench<sup>®</sup> QFET<sup>®</sup> QS<sup>TM</sup> QT Optoelectronics<sup>TM</sup> Quiet Series<sup>TM</sup> RapidConfigure<sup>TM</sup> RapidConnect<sup>TM</sup> µSerDes<sup>TM</sup> ScalarPump<sup>TM</sup> SILENT SWITCHER<sup>®</sup> SMART START<sup>TM</sup> SPM<sup>TM</sup> Stealth<sup>TM</sup> SuperFET<sup>TM</sup> SuperSOT<sup>TM</sup>-3 SuperSOT<sup>TM</sup>-6 SuperSOT<sup>TM</sup>-8 SyncFET<sup>TM</sup> TCM<sup>TM</sup> TinyLogic<sup>®</sup> TINYOPTO<sup>TM</sup> TruTranslation<sup>TM</sup> UHC<sup>TM</sup> UhraFET<sup>TM</sup> UltraFET<sup>®</sup> VCX<sup>TM</sup> Wire<sup>TM</sup>

### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| Datasheet Identification | Product Status            | Definition   This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                   |  |  |  |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Advance Information      | Formative or In<br>Design |                                                                                                                                                                                                                                   |  |  |  |
| Preliminary              | First Production          | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice in order to improve<br>design. |  |  |  |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.                                                             |  |  |  |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor<br>The datasheet is printed for reference information only                                                           |  |  |  |

PRODUCT STATUS DEFINITIONS Definition of Terms