DM74LS377 Octal D-Type Flip-Flop with Common Enable and Clock

# FAIRCHILD

SEMICONDUCTOR

# DM74LS377 Octal D-Type Flip-Flop with Common Enable and Clock

#### **General Description**

#### Features

The DM74LS377 is an 8-bit register built using advanced low power Schottky technology. This register consists of eight D-type flip-flops with a buffered common clock and a buffered common input enable. The device is packaged in the space-saving (0.3 inch row spacing) 20-pin package. 8-bit high speed parallel registers

- Positive edge-triggered D-type flip-flops
- Fully buffered common clock and enable inputs

# **Ordering Code:**

| Order Number                                                                                              | Package Number | Package Description                                                       |  |  |
|-----------------------------------------------------------------------------------------------------------|----------------|---------------------------------------------------------------------------|--|--|
| DM74LS377WM                                                                                               | M20B           | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide |  |  |
| DM74LS377N                                                                                                | N20A           | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide     |  |  |
| Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. |                |                                                                           |  |  |

# Logic Symbol



#### **Connection Diagram**



V<sub>CC</sub> = Pin 20 GND = Pin 10

# **Pin Descriptions**

| Pin Names | Description                            |
|-----------|----------------------------------------|
| Ē         | Enable Input (Active LOW)              |
| D0–D7     | Data Inputs                            |
| CP        | Clock Pulse Input (Active Rising Edge) |
| Q0–Q7     | Flip-Flop Outputs                      |

#### **Truth Table**

| Inputs |    |                | Output         |
|--------|----|----------------|----------------|
| E      | СР | D <sub>n</sub> | Q <sub>n</sub> |
| Н      | Х  | Х              | No Change      |
| L      | ~  | Н              | н              |
| L      | ~  | L              | L              |

H = HIGH Voltage Level L = LOW Voltage Level

X = Immaterial

www.fairchildsemi.com

# **Functional Description**

The DM74LS377 consists of eight edge-triggered D flip-flops with individual D inputs and Q outputs. The Clock (CP) and Enable input ( $\overline{E}$ ) are common to all flip-flops.

When  $\overline{E}$  is LOW, new data is entered into the register on the next LOW-to-HIGH transition of CP. When  $\overline{E}$  is HIGH, the register will retain the present data independent of the CP.

# Logic Diagram



#### Absolute Maximum Ratings(Note 1)

| Supply Voltage                       | 7V                             |
|--------------------------------------|--------------------------------|
| Input Voltage                        | 7V                             |
| Operating Free Air Temperature Range | $0^{\circ}C$ to $+70^{\circ}C$ |
| Storage Temperature Range            | -65°C to +150°C                |

Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

# DM74LS377

# **Recommended Operating Conditions**

| Symbol             | Parameter                      | Min  | Nom | Max  | Units |  |
|--------------------|--------------------------------|------|-----|------|-------|--|
| V <sub>CC</sub>    | Supply Voltage                 | 4.75 | 5   | 5.25 | V     |  |
| V <sub>IH</sub>    | HIGH Level Input Voltage       | 2    |     |      | V     |  |
| V <sub>IL</sub>    | LOW Level Input Voltage        |      |     | 0.8  | V     |  |
| I <sub>OH</sub>    | HIGH Level Output Current      |      |     | -0.4 | mA    |  |
| I <sub>OL</sub>    | LOW Level Output Current       |      |     | 8    | mA    |  |
| T <sub>A</sub>     | Free Air Operating Temperature | 0    |     | 70   | °C    |  |
| t <sub>S</sub> (H) | Setup Time HIGH or LOW         | 10   |     |      |       |  |
| t <sub>S</sub> (L) | D <sub>n</sub> to CP           | 10   |     |      | ns    |  |
| t <sub>H</sub> (H) | Hold Time HIGH or LOW          | 5.0  |     |      | ns    |  |
| t <sub>H</sub> (L) | D <sub>n</sub> to CP           | 5.0  |     |      |       |  |
| t <sub>S</sub> (H) | Setup Time HIGH or LOW         | 10   |     |      |       |  |
| t <sub>S</sub> (L) | E to CP                        | 20   |     |      | ns    |  |
| t <sub>H</sub> (H) | Hold Time HIGH or LOW          | 5.0  |     |      | nc    |  |
| t <sub>H</sub> (L) | E to CP                        | 5.0  |     |      | ns    |  |
| t <sub>W</sub> (H) | CP Pulse Width HIGH or LOW     | 20   |     |      | ns    |  |
| t <sub>W</sub> (L) |                                | 20   |     |      |       |  |

# **Electrical Characteristics**

over recommended operating free air temperature range (unless otherwise noted)

| Symbol          | Parameter                            | Conditions                                                            | Min | Typ<br>(Note 2) | Max  | Units |
|-----------------|--------------------------------------|-----------------------------------------------------------------------|-----|-----------------|------|-------|
| VI              | Input Clamp Voltage                  | $V_{CC} = Min, I_I = -18 \text{ mA}$                                  |     |                 | -1.5 | V     |
| V <sub>OH</sub> | HIGH Level<br>Output Voltage         | V <sub>CC</sub> = Min, I <sub>OH</sub> = Max<br>V <sub>IL</sub> = Max | 2.7 | 3.4             |      | V     |
| V <sub>OL</sub> | LOW Level<br>Output Voltage          | $V_{CC} = Min, I_{OL} = Max$<br>$V_{IH} = Min$                        |     | 0.35            | 0.5  | V     |
|                 |                                      | $I_{OL} = 4 \text{ mA}, V_{CC} = Min$                                 |     | 0.25            | 0.4  |       |
| lı              | Input Current @ Max<br>Input Voltage | $V_{CC} = Max, V_I = 7V$<br>$V_I = 10V$                               |     |                 | 0.1  | mA    |
| I <sub>IH</sub> | HIGH Level Input Current             | $V_{CC} = Max, V_I = 2.7V$                                            |     |                 | 20.0 | μΑ    |
| IIL             | LOW Level Input Current              | $V_{CC} = Max, V_I = 0.4V$                                            |     |                 | -0.4 | mA    |
| I <sub>OS</sub> | Short Circuit Output Current         | V <sub>CC</sub> = Max (Note 3)                                        | -20 |                 | -100 | mA    |
| I <sub>CC</sub> | Supply Current                       | V <sub>CC</sub> = Max                                                 |     |                 | 28   | mA    |

Note 2: All typicals are at V\_{CC} = 5V, T\_A = 25^{\circ}C.

Note 3: Not more than one output should be shorted at a time, and the duration should not exceed one second.

# **Switching Characteristics**

 $V_{CC} = +5.0V, T_A = +25^{\circ}C$ 

| Symbol           | Parameter               | $\mathbf{R}_{\mathbf{L}} = 2 \mathbf{k} \Omega,$ | Unite |       |  |
|------------------|-------------------------|--------------------------------------------------|-------|-------|--|
|                  |                         | Min                                              | Max   | onita |  |
| f <sub>MAX</sub> | Maximum Clock Frequency | 30                                               |       | MHz   |  |
| t <sub>PLH</sub> | Propagation Delay       |                                                  | 25    | 20    |  |
| t <sub>PHL</sub> | CP to Q <sub>n</sub>    |                                                  | 25    | 115   |  |
|                  |                         |                                                  |       |       |  |





DM74LS377 Octal D-Type Flip-Flop with Common Enable and Clock

www.fairchildsemi.com