

July 1988 Revised September 2000

# 74ACT823 9-Bit D-Type Flip-Flop

#### **General Description**

The ACT823 is a 9-bit buffered register. It features Clock Enable and Clear which are ideal for parity bus interfacing in high performance microprogramming systems. The ACT823 offers noninverting outputs.

#### **Features**

- Outputs source/sink 24 mA
- 3-STATE outputs for bus interfacing
- Inputs and outputs are on opposite sides
- TTL compatible inputs

### **Ordering Code:**

| l | Order Number | Package Number | Package Description                                                         |
|---|--------------|----------------|-----------------------------------------------------------------------------|
|   | 74ACT823SC   | M24B           | 24-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide   |
|   | 74ACT823MTC  | MTC24          | 24-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide |
|   | 74ACT823SPC  | N24C           | 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide       |

Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code. (SPC not available in Tape and Reel.)

#### **Logic Symbols**



# Connection Diagram



# 

## **Pin Descriptions**

| Pin Names                                                                   | Description   |
|-----------------------------------------------------------------------------|---------------|
| D <sub>0</sub> -D <sub>8</sub>                                              | Data Inputs   |
| D <sub>0</sub> -D <sub>8</sub> O <sub>0</sub> -O <sub>8</sub> <del>OE</del> | Data Outputs  |
| ŌĒ                                                                          | Output Enable |
| CLR                                                                         | Clear         |
| CP                                                                          | Clock Input   |
| EN                                                                          | Clock Enable  |

FACT™ is a trademark of Fairchild Semiconductor Corporation.

### **Functional Description**

The ACT823 consists of nine D-type edge-triggered flipflops. These have 3-STATE outputs for bus systems organized with inputs and outputs on opposite sides. The buffered clock (CP) and buffered Output Enable (OE) are common to all flip-flops. The flip-flops will store the state of their individual D-type inputs that meet the setup and hold time requirements on the LOW-to-HIGH CP transition. With OE LOW, the contents of the flip-flops are available at the outputs. When  $\overline{\text{OE}}$  is HIGH, the <u>out</u>puts go to the high impedance state. Operation of the OE input does not affect the state of the flip-flops. In addition to the Clock and Output Enable pins, there are Clear (CLR) and Clock Enable (EN) pins. These devices are ideal for parity bus interfacing in high performance systems.

When  $\overline{\text{CLR}}$  is LOW and  $\overline{\text{OE}}$  is LOW, the outputs are LOW. When <u>CLR</u> is HIGH, data can be entered into the flip-flops. When  $\overline{\mathsf{EN}}$  is LOW, data on the inputs is transferred to the outputs on the LOW-to-HIGH clock transition. When the EN is HIGH, the outputs do not change state, regardless of the data or clock input transitions.

#### **Function Table**

|    |     | Inputs |    |   | Internal | Output | Fatia    |
|----|-----|--------|----|---|----------|--------|----------|
| ŌE | CLR | EN     | СР | D | Q        | 0      | Function |
| Н  | Χ   | L      |    | L | L        | Z      | High Z   |
| Н  | Χ   | L      | ~  | Н | Н        | Z      | High Z   |
| Н  | L   | Χ      | Χ  | Χ | L        | Z      | Clear    |
| L  | L   | X      | Χ  | X | L        | L      | Clear    |
| Н  | Н   | Н      | Χ  | Χ | NC       | Z      | Hold     |
| L  | Н   | Н      | Χ  | X | NC       | NC     | Hold     |
| Н  | Н   | L      | ~  | L | L        | Z      | Load     |
| Н  | Н   | L      | ~  | Н | Н        | Z      | Load     |
| L  | Н   | L      | ~  | L | L        | L      | Load     |
| L  | Н   | L      | ~  | Н | Н        | Н      | Load     |

- H = HIGH Voltage Level
- L = LOW Voltage Level
- X = Immaterial
- Z = High Impedance

  ✓ = LOW-to-HIGH Transition
  NC = No Change

#### **Logic Diagram**



125 mV/ns

## **Absolute Maximum Ratings**(Note 1)

070V C

Supply Voltage (V $_{CC}$ ) -0.5 V to 7.0 V

DC Input Diode Current ( $I_{IK}$ )  $V_{I} = -0.5V$ 

−20 mA +20 mA

 $\label{eq:V_l} \begin{aligned} V_l &= V_{CC} + 0.5 \text{V} \\ \text{DC Input Voltage (V_l)} \end{aligned}$ 

DC Output Diode Current (I<sub>OK</sub>)

 $V_{O} = -0.5V$  -20 mA  $V_{O} = V_{CC} + 0.5V$  +20 mA

DC Output Voltage ( $V_O$ ) -0.5V to  $V_{CC} + 0.5V$ 

DC Output Source or Sink Current

 $(I_O)$  ±50 mA

DC V<sub>CC</sub> or Ground Current

per Output Pin ( $I_{CC}$  or  $I_{GND}$ )  $\pm 50 \text{ mA}$ 

Storage Temperature ( $T_{STG}$ )  $-65^{\circ}C$  to  $+150^{\circ}C$ 

Junction Temperature (T<sub>J</sub>)

PDIP 140°C

# Recommended Operating Conditions

Minimum Input Edge Rate (ΔV/Δt)

 $V_{IN}$  from 0.8V to 2.0V  $V_{CC}$  @ 4.5V, 5.5V

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation of FACT™ circuits outside databook specifications.

#### **DC Electrical Characteristics**

| Symbol           | Parameter                           | v <sub>cc</sub> | T <sub>A</sub> = 25°C |                     | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | Units  | Conditions                                  |  |
|------------------|-------------------------------------|-----------------|-----------------------|---------------------|-----------------------------------------------|--------|---------------------------------------------|--|
| Symbol           |                                     | (V)             | Тур                   | p Guaranteed Limits |                                               | Uillis |                                             |  |
| V <sub>IH</sub>  | Minimum HIGH Level                  | 4.5             | 1.5                   | 2.0                 | 2.0                                           | V      | V <sub>OUT</sub> = 0.1V                     |  |
|                  | Input Voltage                       | 5.5             | 1.5                   | 2.0                 | 2.0                                           | V      | or V <sub>CC</sub> -0.1V                    |  |
| V <sub>IL</sub>  | Maximum LOW Level                   | 4.5             | 1.5                   | 0.8                 | 0.8                                           | V      | $V_{OUT} = 0.1V$                            |  |
|                  | Input Voltage                       | 4.5             | 1.5                   | 0.8                 | 0.8                                           | v      | or V <sub>CC</sub> -0.1V                    |  |
| V <sub>OH</sub>  | Minimum HIGH Level                  | 4.5             | 4.49                  | 4.4                 | 4.4                                           | V      | I <sub>OLIT</sub> = -50 μA                  |  |
|                  |                                     |                 | 5.49                  | 5.4                 | 5.4                                           | V      | 1 <sub>OUT</sub> = -30 μA                   |  |
|                  |                                     |                 |                       |                     |                                               |        | $V_{IN} = V_{IL}$ or $V_{IH}$               |  |
|                  |                                     | 4.5             |                       | 3.86                | 3.76                                          | V      | $I_{OH} = -24 \text{ mA}$                   |  |
|                  |                                     |                 |                       | 4.86                | 4.76                                          |        | $I_{OH} = -24 \text{ mA (Note 2)}$          |  |
| V <sub>OL</sub>  | Maximum LOW Level                   | 4.5             | 0.001                 | 0.1                 | 0.1                                           | V      | Ι <sub>ΟΙΙΤ</sub> = 50 μΑ                   |  |
|                  | Output Voltage                      | 5.5             | 0.001                 | 0.1                 | 0.1                                           | v      | 1007 = 30 μΑ                                |  |
|                  |                                     |                 |                       |                     |                                               |        | $V_{IN} = V_{IL}$ or $V_{IH}$               |  |
|                  |                                     | 4.5             |                       | 0.36                | 0.44                                          | V      | $I_{OL} = 24 \text{ mA}$                    |  |
|                  |                                     | 5.5             |                       | 0.36                | 0.44                                          |        | I <sub>OL</sub> = 24 mA (Note 2)            |  |
| I <sub>IN</sub>  | Maximum Input                       | 5.5             |                       | ±0.1                | ±1.0                                          | μА     | $V_I = V_{CC}$ , GND                        |  |
|                  | Leakage Current                     | 3.3             |                       | 10.1                | ±1.0                                          | μΛ     | VI = VCC, GIVD                              |  |
| I <sub>OZ</sub>  | Maximum 3-STATE                     | 5.5             |                       | ±0.5                | ±5.0                                          | μА     | $V_I = V_{IL}, V_{IH}$                      |  |
|                  | Current                             | 5.5             |                       | ±0.5                | ±3.0                                          | μА     | $V_O = V_{CC}$ , GND                        |  |
| I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input      | 5.5             | 0.6                   |                     | 1.5                                           | mA     | $V_I = V_{CC} - 2.1V$                       |  |
| I <sub>OLD</sub> | Minimum Dynamic                     | 5.5             |                       |                     | 75                                            | mA     | V <sub>OLD</sub> = 1.65V Max                |  |
| I <sub>OHD</sub> | Output Current (Note 3)             | 5.5             |                       |                     | -75                                           | mA     | V <sub>OHD</sub> = 3.85V Min                |  |
| Icc              | Maximum Quiescent<br>Supply Current | 5.5             |                       | 8.0                 | 80                                            | μА     | V <sub>IN</sub> = V <sub>CC</sub><br>or GND |  |

Note 2: All outputs loaded; thresholds on input associated with output under test.

Note 3: Maximum test duration 2.0 ms, one output loaded at a time.

# **AC Electrical Characteristics**

|                  | Parameter                              | V <sub>cc</sub> |                           | T <sub>A</sub> = +25°C |      | T <sub>A</sub> = -40° | C to +85°C |       |
|------------------|----------------------------------------|-----------------|---------------------------|------------------------|------|-----------------------|------------|-------|
| Symbol           |                                        | (V)             | (V) C <sub>L</sub> = 50pF |                        |      | $C_L = 50 pF$         |            | Units |
|                  |                                        | (Note 4)        | Min                       | Тур                    | Max  | Min                   | Max        |       |
| f <sub>MAX</sub> | Maximum Clock<br>Frequency             | 5.0             | 120                       | 158                    |      | 109                   |            | MHz   |
| t <sub>PLH</sub> | Propagation Delay CP to O <sub>n</sub> | 5.0             | 1.5                       | 5.5                    | 9.5  | 1.5                   | 10.5       | ns    |
| t <sub>PHL</sub> | Propagation Delay CP to O <sub>n</sub> | 5.0             | 2.0                       | 5.5                    | 9.5  | 1.5                   | 10.5       | ns    |
| t <sub>PHL</sub> | Propagation Delay CLR to On            | 5.0             | 2.5                       | 8.0                    | 13.5 | 2.0                   | 15.5       | ns    |
| t <sub>PZH</sub> | Output Enable Time OE to On            | 5.0             | 1.5                       | 6.0                    | 10.5 | 1.5                   | 11.5       | ns    |
| t <sub>PZL</sub> | Output Enable Time OE to On            | 5.0             | 2.0                       | 6.5                    | 11.0 | 1.5                   | 12.0       | ns    |
| t <sub>PHZ</sub> | Output Disable Time  OE to On          | 5.0             | 1.5                       | 6.5                    | 11.0 | 1.5                   | 12.0       | ns    |
| t <sub>PLZ</sub> | Output Disable Time OE to On           | 5.0             | 1.5                       | 6.0                    | 10.5 | 1.5                   | 11.5       | ns    |

Note 4: Voltage Range 5.0 is 5.0V ± 0.5V

## **AC Operating Requirements**

| Symbol           | Parameter                                   | V <sub>CC</sub><br>(V) | T <sub>A</sub> = +25°C,<br>C <sub>1</sub> = 50 pF |     | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $C_1 = 50 \text{ pF}$ | Units |
|------------------|---------------------------------------------|------------------------|---------------------------------------------------|-----|---------------------------------------------------------------------------|-------|
|                  |                                             | (Note 5)               | = -                                               |     | anteed Minimum                                                            |       |
| t <sub>S</sub>   | Setup Time, HIGH or LOW<br>D to CP          | 5.0                    | 0.5                                               | 2.5 | 2.5                                                                       | ns    |
| t <sub>H</sub>   | Hold Time, HIGH or LOW D <sub>n</sub> to CP | 5.0                    | 0                                                 | 2.5 | 2.5                                                                       | ns    |
| t <sub>S</sub>   | Setup Time, HIGH or LOW  EN to CP           | 5.0                    | 0                                                 | 2.0 | 2.5                                                                       | ns    |
| t <sub>H</sub>   | Hold Time, HIGH or LOW  EN to CP            | 5.0                    | 0                                                 | 1.0 | 1.0                                                                       | ns    |
| t <sub>W</sub>   | CP Pulse Width<br>HIGH or LOW               | 5.0                    | 2.5                                               | 4.5 | 5.5                                                                       | ns    |
| t <sub>W</sub>   | CLR Pulse Width, LOW                        | 5.0                    | 3.0                                               | 5.5 | 5.5                                                                       | ns    |
| t <sub>REC</sub> | CLR to CP<br>Recovery Time                  | 5.0                    | 1.5                                               | 3.5 | 4.0                                                                       | ns    |

Note 5: Voltage Range 5.0 is 5.0V ± 0.5V

## Capacitance

| Symbol          | Parameter                     | Тур | Units | Conditions             |  |
|-----------------|-------------------------------|-----|-------|------------------------|--|
| C <sub>IN</sub> | Input Capacitance             | 4.5 | pF    | V <sub>CC</sub> = OPEN |  |
| C <sub>PD</sub> | Power Dissipation Capacitance | 44  | pF    | $V_{CC} = 5.0V$        |  |



24-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide Package Number M24B





24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N24C

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com