# FAIRCHILD SEMICONDUCTOR

# 74ACT16245 **16-Bit Transceiver with 3-STATE Outputs**

#### **General Description**

#### **Features**

- Bidirectional non-inverting buffers
- Separate control logic for each byte
- 16-bit version of the ACT245
- Outputs source/sink 24 mA
- TTL-compatible inputs

#### **Ordering Code:**

| FAIRCH<br>SEMICONDU<br>74ACT16<br>16-Bit Tr                                                                     | јсто <b>к</b> ∘<br>)245                                                                                                                                                             | with 3-ST/                                                                                                          | August 1999<br>Revised May 2005                                                                                                                                                                                                 | 14AC1 10243 10-D |  |  |
|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--|--|
| buffers with 3-STA<br>ented applications<br>separate control ir<br>full 16-bit operation<br>of data flow throug | Scription<br>ntains sixteen non-in<br>TE outputs and is in<br>The device is byte of<br>puts which can be s<br>n. The T/R inputs det<br>h the device. The OE<br>s by placing them in | ntended for bus ori-<br>controlled. Each has<br>shorted together for<br>ermine the direction<br>inputs disable both | <ul> <li>Features</li> <li>Bidirectional non-inverting buffers</li> <li>Separate control logic for each byte</li> <li>16-bit version of the ACT245</li> <li>Outputs source/sink 24 mA</li> <li>TTL-compatible inputs</li> </ul> |                  |  |  |
| Ordering C                                                                                                      | ode:                                                                                                                                                                                |                                                                                                                     |                                                                                                                                                                                                                                 |                  |  |  |
| Order Number                                                                                                    | Package Number                                                                                                                                                                      |                                                                                                                     | Package Description                                                                                                                                                                                                             | נ                |  |  |
| 74ACT16245SSC                                                                                                   | MS48A                                                                                                                                                                               | 48-Lead Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300" Wide                                              |                                                                                                                                                                                                                                 |                  |  |  |
| 4ACT16245MTD                                                                                                    | MTD48                                                                                                                                                                               | 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide                                         |                                                                                                                                                                                                                                 |                  |  |  |
| Device also available in                                                                                        |                                                                                                                                                                                     | v appending suffix letter "X" t                                                                                     | to the ordering code. Connection Diagram                                                                                                                                                                                        |                  |  |  |

| .ogic Syn                                                                                                                           | nbol                                                                                                                        | <b>Connection Diagram</b>                                                                                                                                                                                                                                                                                                                                                                     |                                 |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--|--|
| → <sup>1</sup> | A3 A4 A5 A6 A7 A8 A9 A10 A11 A12 A13 A14 A15<br>052<br>07. R2<br>04<br>052<br>052<br>052<br>052<br>052<br>052<br>052<br>052 | $     T/\overline{R}_{1} = 1 \qquad 48 \qquad \overline{01} \\     B_{0} = 2 \qquad 47 \qquad A_{0} \\     B_{1} = 3 \qquad 46 \qquad A_{1} \\     GND = 4 \qquad 45 \qquad GI \\     B_{2} = 5 \qquad 444 \qquad A_{3} \\     B_{3} = 6 \qquad 433 \qquad A_{2} \\     V_{CC} = 7 \qquad 422 \qquad V_{C} \\     B_{4} = 8 \qquad 411 \qquad A_{4} \\     B_{5} = 9 \qquad 40 \qquad A_{5} $ | 10<br>11<br>22<br>33<br>CC<br>4 |  |  |
| Pin Names                                                                                                                           | Description                                                                                                                 | GND - 10 39 - GI                                                                                                                                                                                                                                                                                                                                                                              |                                 |  |  |
| OEn                                                                                                                                 | Output Enable Input (Active LOW)                                                                                            | $B_6 \longrightarrow 11 \qquad 38 \longrightarrow A_6$ $B_7 \longrightarrow 12 \qquad 37 \longrightarrow A_7$                                                                                                                                                                                                                                                                                 | -                               |  |  |
| T/R                                                                                                                                 | Transmit/Receive Input                                                                                                      | $B_8 - 13$ 36 - A <sub>8</sub>                                                                                                                                                                                                                                                                                                                                                                | ,                               |  |  |
| A <sub>0</sub> -A <sub>15</sub>                                                                                                     | Side A Inputs/Outputs                                                                                                       | B <sub>9</sub> 14 35 A <sub>2</sub><br>GND 15 34 G                                                                                                                                                                                                                                                                                                                                            |                                 |  |  |
| B <sub>0</sub> -B <sub>15</sub>                                                                                                     | Side B Outputs/Inputs                                                                                                       | B <sub>10</sub> 16 33 A                                                                                                                                                                                                                                                                                                                                                                       |                                 |  |  |
| -0 -15                                                                                                                              |                                                                                                                             | B <sub>11</sub> - 17 32 - A <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                      | 11                              |  |  |
|                                                                                                                                     |                                                                                                                             | V <sub>CC</sub> - 18 31 - V <sub>C</sub>                                                                                                                                                                                                                                                                                                                                                      | cc                              |  |  |

FACT™ is a trademark of Fairchild Semiconductor Corporation.

© 2005 Fairchild Semiconductor Corporation DS500296 www.fairchildsemi.com

A<sub>12</sub>

A14 2 45

29 A<sub>13</sub> GND

28 27

2

20

GND

Β. 22

T/R

### **Functional Description**

The ACT16245 contains sixteen non-inverting bidirectional buffers with 3-STATE outputs. The device is byte controlled with each byte functioning identically, but independent of the other. The control pins can be shorted together to obtain full 16-bit operation. The following description applies to each byte. When the T/R input is HIGH, then Bus A data is transmitted to Bus B. When the T/R input is LOW,

Bus B data is transmitted to Bus A. The 3-STATE outputs are controlled by an Output Enable  $(\overline{\text{OE}}_n)$  input for each byte. When  $\overline{OE}_n$  is LOW, the outputs are in 2-state mode. When  $\overline{\text{OE}}_n$  is HIGH, the outputs are in the high impedance mode, but this does not interfere with entering new data into the inputs.

#### **Truth Tables**

| In              | puts                     | Outputs                                                                                    |  |  |  |  |
|-----------------|--------------------------|--------------------------------------------------------------------------------------------|--|--|--|--|
| OE <sub>1</sub> | T/R <sub>1</sub>         |                                                                                            |  |  |  |  |
| L               | L                        | Bus $B_0-B_7$ Data to Bus $A_0-A_7$                                                        |  |  |  |  |
| L               | н                        | Bus $A_0-A_7$ Data to Bus $B_0-B_7$                                                        |  |  |  |  |
| н               | х                        | HIGH-Z State on A <sub>0</sub> -A <sub>7</sub> , B <sub>0</sub> -B <sub>7</sub>            |  |  |  |  |
|                 |                          |                                                                                            |  |  |  |  |
| Inp             | outs                     | Outputs                                                                                    |  |  |  |  |
|                 | outs<br>T/R <sub>2</sub> | Outputs                                                                                    |  |  |  |  |
|                 | _                        | Outputs<br>Bus B <sub>8</sub> –B <sub>15</sub> Data to Bus A <sub>8</sub> –A <sub>15</sub> |  |  |  |  |
| OE <sub>2</sub> | T/R <sub>2</sub>         | · · · · · · · · · · · · · · · · · · ·                                                      |  |  |  |  |

H = HIGH Voltage Level L = LOW Voltage Level

X = Immaterial Z = High Impedance

## Logic Diagram



www.fairchildsemi.com

## Absolute Maximum Ratings(Note 1)

| Supply Voltage (V <sub>CC</sub> )<br>DC Input Diode Current (I <sub>IK</sub> ) | -0.5V to + 7.0V                |
|--------------------------------------------------------------------------------|--------------------------------|
| $V_{I} = -0.5V$                                                                | –20 mA                         |
| $V_{I} = V_{CC} + 0.5V$                                                        | +20 mA                         |
| DC Output Diode Current (I <sub>OK</sub> )                                     |                                |
| $V_{O} = -0.5V$                                                                | –20 mA                         |
| $V_O = V_{CC} + 0.5V$                                                          | +20 mA                         |
| DC Output Voltage (V <sub>O</sub> )                                            | –0.5V to V <sub>CC</sub> +0.5V |
| DC Output Source/Sink Current (I <sub>O</sub> )                                | ± 50 mA                        |
| DC V <sub>CC</sub> or Ground Current                                           |                                |
| per Output Pin                                                                 | ± 50 mA                        |
| Storage Temperature                                                            | -65°C to +150°C                |

# Recommended Operating Conditions

| Supply Voltage (V <sub>CC</sub> )               | 4.5V to 5.5V          |
|-------------------------------------------------|-----------------------|
| Input Voltage (V <sub>I</sub> )                 | 0V to V <sub>CC</sub> |
| Output Voltage (V <sub>O</sub> )                | 0V to V <sub>CC</sub> |
| Operating Temperature (T <sub>A</sub> )         | -40°C to +85°C        |
| Minimum Input Edge Rate ( $\Delta V/\Delta t$ ) | 125 mV/ns             |
| V <sub>IN</sub> from 0.8V to 2.0V               |                       |
|                                                 |                       |

V<sub>CC</sub> @ 4.5V, 5.5V

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation of FACT<sup>TM</sup> circuits outside databook specifications.

| Symbol           | Parameter                      | V <sub>cc</sub> | $T_A = +25^{\circ}C$ |      | $T_A = -40^{\circ}C \text{ to}+85^{\circ}C$ | Units | Conditions                           |
|------------------|--------------------------------|-----------------|----------------------|------|---------------------------------------------|-------|--------------------------------------|
| Symbol           |                                | (V)             | Typ Gu               |      | uaranteed Limits                            | Units | Conditions                           |
| VIH              | Minimum HIGH                   | 4.5             | 1.5                  | 2.0  | 2.0                                         | V     | V <sub>OUT</sub> = 0.1V              |
|                  | Input Voltage                  | 5.5             | 1.5                  | 2.0  | 2.0                                         | v     | or V <sub>CC</sub> – 0.1V            |
| V <sub>IL</sub>  | Maximum LOW                    | 4.5             | 1.5                  | 0.8  | 0.8                                         | V     | V <sub>OUT</sub> = 0.1V              |
|                  | Input Voltage                  | 5.5             | 1.5                  | 0.8  | 0.8                                         | v     | or V <sub>CC</sub> – 0.1V            |
| V <sub>OH</sub>  | Minimum HIGH                   | 4.5             | 4.49                 | 4.4  | 4.4                                         | v     |                                      |
|                  | Output Voltage                 | 5.5             | 5.49                 | 5.4  | 5.4                                         | v     | I <sub>OUT</sub> = -50 μA            |
|                  |                                |                 |                      | 1    |                                             |       | $V_{IN} = V_{IL} \text{ or } V_{IH}$ |
|                  |                                | 4.5             |                      | 3.86 | 3.76                                        | V     | I <sub>OH</sub> = -24 mA             |
|                  |                                | 5.5             |                      | 4.86 | 4.76                                        |       | I <sub>OH</sub> = -24 mA (Note 2     |
| V <sub>OL</sub>  | Maximum LOW                    | 4.5             | 0.001                | 0.1  | 0.1                                         | v     |                                      |
|                  | Output Voltage                 | 5.5             | 0.001                | 0.1  | 0.1                                         | v     | I <sub>OUT</sub> = 50 μA             |
|                  |                                |                 |                      | 1    |                                             |       | $V_{IN} = V_{IL} \text{ or } V_{IH}$ |
|                  |                                | 4.5             |                      | 0.36 | 0.44                                        | V     | I <sub>OL</sub> = 24 mA              |
|                  |                                | 5.5             |                      | 0.36 | 0.44                                        |       | I <sub>OL</sub> = 24 mA (Note 2)     |
| I <sub>OZT</sub> | Maximum I/O                    | 5.5             |                      | ±0.5 | ±5.0                                        | μA    | $V_I = V_{IL}, V_{IH}$               |
|                  | Leakage Current                | 0.0             |                      | ±0.5 | ±5.0                                        | μΑ    | $V_{O} = V_{CC}, GND$                |
| I <sub>IN</sub>  | Maximum Input                  | 5.5             |                      | 10.4 | ±1.0                                        |       |                                      |
|                  | Leakage Current                | 5.5             |                      | ±0.1 | ±1.0                                        | μA    | $V_I = V_{CC}, GND$                  |
| I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input | 5.5             | 0.6                  |      | 1.5                                         | mA    | $V_I = V_{CC} - 2.1V$                |
| I <sub>CC</sub>  | Max Quiescent                  | 5.5             |                      | 8.0  | 80.0                                        | ^     | $V_{IN} = V_{CC}$ or GND             |
|                  | Supply Current                 | 0.0             |                      | 0.0  | 80.0                                        | μA    | VIN = VCC OI GIVD                    |
| I <sub>OLD</sub> | Minimum Dynamic                | 5.5             |                      | 1    | 75                                          | mA    | V <sub>OLD</sub> = 1.65V Max         |
| I <sub>OHD</sub> | Output Current (Note 3)        |                 |                      | 1    | -75                                         | mA    | V <sub>OHD</sub> = 3.85V Min         |

# **DC Electrical Characteristics**

Note 3: Maximum test duration 2.0 ms; one output loaded at a time.

74ACT16245

www.fairchildsemi.com

74ACT16245

# **AC Electrical Characteristics**

| Symbol           | Parameter                                                                | V <sub>CC</sub><br>(V) | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF |     |      | $T_{A} = -40^{\circ}C \text{ to } +85^{\circ}C$ $C_{L} = 50 \text{ pF}$ |      | Units |
|------------------|--------------------------------------------------------------------------|------------------------|--------------------------------------------------|-----|------|-------------------------------------------------------------------------|------|-------|
|                  |                                                                          | (Note 4)               | Min                                              | Тур | Max  | Min                                                                     | Max  | l     |
| t <sub>PLH</sub> | Propagation                                                              | 5.0                    | 3.2                                              | 5.7 | 8.4  | 3.2                                                                     | 9.0  |       |
| t <sub>PHL</sub> | Delay A <sub>n</sub> , B <sub>n</sub> to B <sub>n</sub> , A <sub>n</sub> |                        | 2.6                                              | 5.1 | 7.9  | 2.6                                                                     | 8.4  | ns    |
| t <sub>PZH</sub> | Output Enable                                                            | 5.0                    | 3.7                                              | 6.4 | 9.4  | 2.7                                                                     | 10.0 |       |
| t <sub>PZL</sub> | Time                                                                     |                        | 4.1                                              | 7.4 | 10.5 | 3.4                                                                     | 11.6 | ns    |
| t <sub>PHZ</sub> | Output Disable                                                           | 5.0                    | 2.2                                              | 5.4 | 8.7  | 2.2                                                                     | 9.3  |       |
| t <sub>PLZ</sub> | Time                                                                     |                        | 2.0                                              | 5.2 | 8.2  | 2.0                                                                     | 8.8  | ns    |

Note 4: Voltage Range 5.0 is 5.0V  $\pm$  0.5V.

## Capacitance

| Symbol          | Parameter                     | Тур | Units | Conditions      |
|-----------------|-------------------------------|-----|-------|-----------------|
| C <sub>IN</sub> | Input Pin Capacitance         | 4.5 | pF    | $V_{CC} = 5.0V$ |
| C <sub>PD</sub> | Power Dissipation Capacitance | 25  | pF    | $V_{CC} = 5.0V$ |



