

September 1991 Revised November 1999

# 74ABT245 Octal Bi-Directional Transceiver with 3-STATE Outputs

### **General Description**

The ABT245 contains eight non-inverting bidirectional buffers with 3-STATE outputs and is intended for bus-oriented applications. Current sinking capability is  $64\,$  mA on both the A and B ports. The Transmit/Receive  $(T/\overline{R})$  input determines the direction of data flow through the bidirectional transceiver. Transmit (active HIGH) enables data from A Ports to B Ports; Receive (active LOW) enables data from B Ports to A Ports. The Output Enable input, when HIGH, disables both A and B ports by placing them in a HIGH Z condition.

#### **Features**

- Bidirectional non-inverting buffers
- A and B output sink capability of 64 mA, source capability of 32 mA
- Guaranteed output skew
- Guaranteed multiple output switching specifications
- Output switching specified for both 50 pF and 250 pF
- Guaranteed simultaneous switching, noise level and dynamic threshold performance
- Guaranteed latchup protection
- High impedance glitch-free bus loading during entire power up and power down cycle
- Non-destructive hot insertion capability
- Disable time is less than enable time to avoid bus contention

### **Ordering Code:**

| Order Number | Package Number | Package Description                                                             |
|--------------|----------------|---------------------------------------------------------------------------------|
| 74ABT245CSC  | M20B           | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide Body |
| 74ABT245CSJ  | M20D           | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide                   |
| 74ABT245CMSA | MSA20          | 20-Lead Shrink Small Outline Package (SSOP), EIAJ TYPE II, 5.3mm Wide           |
| 74ABT245CMTC | MTC20          | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide     |
| 74ABT245CPC  | N20A           | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide          |

Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code.

### **Connection Diagram**



### **Pin Descriptions**

| Pin Names                      | Description                      |
|--------------------------------|----------------------------------|
| ŌE                             | Output Enable Input (Active LOW) |
| T/R                            | Transmit/Receive Input           |
| A <sub>0</sub> -A <sub>7</sub> | Side A Inputs or 3-STATE Outputs |
| B <sub>0</sub> -B <sub>7</sub> | Side B Inputs or 3-STATE Outputs |

## Logic Symbol



### **Truth Table**

| Inp | uts | Output              |
|-----|-----|---------------------|
| OE  | T/R |                     |
| L   | L   | Bus B Data to Bus A |
| L   | Н   | Bus A Data to Bus B |
| Н   | Х   | HIGH Z State        |

H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial

### **Logic Diagram**



### **Absolute Maximum Ratings**(Note 1)

 $\begin{array}{ll} \mbox{Storage Temperature} & -65\mbox{°C to } +150\mbox{°C} \\ \mbox{Ambient Temperature under Bias} & -55\mbox{°C to } +125\mbox{°C} \\ \end{array}$ 

Junction Temperature under Bias -55°C to +150°C

 $V_{CC}$  Pin Potential to Ground Pin -0.5V to +7.0V Input Voltage (Note 2) -0.5V to +7.0V

Input Current (Note 2)

-30 mA to +5.0 mA

Voltage Applied to Any Output

in the Disabled or

Power-off State -0.5V to 5.5V in the HIGH State -0.5V to  $V_{CC}$ 

Current Applied to Output

in LOW State (Max) twice the rated I<sub>OL</sub> (mA)

DC Latchup Source Current -500 mA

Over Voltage Latchup (I/O) 10V

# Recommended Operating Conditions

Free Air Ambient Temperature  $-40^{\circ}$ C to  $+85^{\circ}$ C Supply Voltage +4.5V to +5.5V

Minimum Input Edge Rate (ΔV/Δt)

Data Input 50 mV/ns
Enable Input 20 mV/ns

Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation

under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs

### **DC Electrical Characteristics**

| Symbol                             | Pa                      | rameter                 | Min  | Тур | Max  | Units | v <sub>cc</sub> | Conditions                                                                |
|------------------------------------|-------------------------|-------------------------|------|-----|------|-------|-----------------|---------------------------------------------------------------------------|
| V <sub>IH</sub>                    | Input HIGH Voltag       | e                       | 2.0  |     |      | V     |                 | Recognized HIGH Signal                                                    |
| V <sub>IL</sub>                    | Input LOW Voltage       | е                       |      |     | 0.8  | V     |                 | Recognized LOW Signal                                                     |
| V <sub>CD</sub>                    | Input Clamp Diode       | e Voltage               |      |     | -1.2 | V     | Min             | $I_{IN} = -18 \text{ mA } (\overline{OE}, T/\overline{R})$                |
| V <sub>OH</sub>                    | Output HIGH Volta       | age                     | 2.5  |     |      | V     | Min             | $I_{OH} = -3 \text{ mA } (A_n, B_n)$                                      |
|                                    |                         |                         | 2.0  |     |      | V     | Min             | $I_{OH} = -32 \text{ mA } (A_n, B_n)$                                     |
| V <sub>OL</sub>                    | Output LOW Volta        | ige                     |      |     | 0.55 | V     | Min             | $I_{OL} = 64 \text{ mA } (A_n, B_n)$                                      |
| I <sub>IH</sub>                    | Input HIGH Curre        | ent                     |      |     | 1    | μА    | Max             | $V_{IN} = 2.7V (\overline{OE}, T/\overline{R})$                           |
|                                    |                         |                         |      |     | 1    | μΑ    | IVIAX           | $V_{IN} = V_{CC} (\overline{OE}, T/\overline{R})$                         |
| I <sub>BVI</sub>                   | Input HIGH Curre        | nt Breakdown Test       |      |     | 7    | μΑ    | Max             | $V_{IN} = 7.0V (\overline{OE}, T/\overline{R})$                           |
| I <sub>BVIT</sub>                  | Input HIGH Curre        | nt Breakdown Test (I/O) |      |     | 100  | μΑ    | Max             | $V_{IN} = 5.5V (A_n, B_n)$                                                |
| I <sub>IL</sub>                    | Input LOW Curre         | nt                      |      |     | -1   |       |                 | $V_{IN} = 0.5V (\overline{OE}, T/\overline{R})$                           |
|                                    |                         |                         |      |     | -1   | μА    | Max             | $V_{IN} = 0.0V (\overline{OE}, T/\overline{R})$                           |
| V <sub>ID</sub>                    | Input Leakage Tes       | st                      | 4.75 |     |      | V     | 0.0             | $I_{ID} = 1.9 \mu\text{A} (\overline{\text{OE}},  T/\overline{\text{R}})$ |
|                                    |                         |                         |      |     |      |       |                 | All Other Pins Grounded                                                   |
| I <sub>IH</sub> + I <sub>OZH</sub> | Output Leakage C        | Current                 |      |     | 10   | μΑ    | 0 – 5.5V        | $V_{OUT} = 2.7V (A_n, B_n); \overline{OE} = 2.0V$                         |
| I <sub>IL</sub> + I <sub>OZL</sub> | Output Leakage C        | Current                 |      |     | -10  | μΑ    | 0 – 5.5V        | $V_{OUT} = 0.5V (A_n, B_n); \overline{OE} = 2.0V$                         |
| los                                | Output Short-Circ       | uit Current             | -100 |     | -275 | mA    | Max             | $V_{OUT} = 0.0V (A_n, B_n)$                                               |
| I <sub>CEX</sub>                   | Output HIGH Leal        | kage Current            |      |     | 50   | μΑ    | Max             | $V_{OUT} = V_{CC} (A_n, B_n)$                                             |
| I <sub>ZZ</sub>                    | Bus Drainage Tes        | t                       |      |     | 100  | μΑ    | 0.0             | $V_{OUT} = 5.5V (A_n, B_n);$                                              |
|                                    |                         |                         |      |     |      |       |                 | All Others GND                                                            |
| I <sub>CCH</sub>                   | Power Supply Cur        |                         |      |     | 50   | μΑ    | Max             | All Outputs HIGH                                                          |
| I <sub>CCL</sub>                   | Power Supply Cur        | rent                    |      |     | 30   | mA    | Max             | All Outputs LOW                                                           |
| I <sub>CCZ</sub>                   | Power Supply Cur        | rent                    |      |     | 50   | μΑ    | Max             | $\overline{OE} = V_{CC}$ , $T/\overline{R} = GND$ or $V_{CC}$ ;           |
|                                    |                         |                         |      |     |      |       |                 | All Other GND or V <sub>CC</sub>                                          |
| I <sub>CCT</sub>                   | Additional              | Outputs Enabled         |      |     | 2.5  | mA    |                 | $V_{I} = V_{CC} - 2.1V$                                                   |
|                                    | I <sub>CC</sub> /Input  | Outputs 3-STATE         |      |     | 2.5  | mA    | Max             | $\overline{OE}$ , $T/\overline{R}$ $V_I = V_{CC} - 2.1V$                  |
|                                    |                         | Outputs 3-STATE         |      |     | 50   | μΑ    |                 | Data Input V <sub>I</sub> = V <sub>CC</sub> - 2.1V                        |
|                                    |                         |                         |      |     |      |       |                 | All Others at V <sub>CC</sub> or GND.                                     |
| I <sub>CCD</sub>                   | Dynamic I <sub>CC</sub> | No Load                 |      |     | 0.1  | mA/   | Max             | Outputs Open                                                              |
|                                    |                         |                         |      |     |      | MHz   | IVIAX           | $\overline{OE}$ = GND, T/ $\overline{R}$ = GND or V <sub>CC</sub>         |
|                                    |                         |                         |      |     |      |       |                 | One Bit Toggling, 50% Duty Cycl                                           |

### **DC Electrical Characteristics**

(SOIC package)

| Symbol           | Parameter                                    | Min  | Тур  | Max | Units | v <sub>cc</sub> | Conditions $C_L = 50 \text{ pF}, R_L = 500\Omega$ |
|------------------|----------------------------------------------|------|------|-----|-------|-----------------|---------------------------------------------------|
| V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> |      | 0.7  | 1.0 | V     | 5.0             | T <sub>A</sub> = 25°C (Note 3)                    |
| V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | -1.3 | -1.0 |     | V     | 5.0             | T <sub>A</sub> = 25°C (Note 3)                    |
| V <sub>OHV</sub> | Minimum HIGH Level Dynamic Output Voltage    | 2.7  | 3.1  |     | V     | 5.0             | T <sub>A</sub> = 25°C (Note 5)                    |
| V <sub>IHD</sub> | Minimum HIGH Level Dynamic Input Voltage     | 2.0  | 1.7  |     | V     | 5.0             | T <sub>A</sub> = 25°C (Note 4)                    |
| V <sub>ILD</sub> | Maximum LOW Level Dynamic Input Voltage      |      | 0.9  | 0.6 | V     | 5.0             | T <sub>A</sub> = 25°C (Note 4)                    |

Note 3: Max number of outputs defined as (n). n-1 data inputs are driven 0V to 3V. One output at LOW. Guaranteed, but not tested.

Note 4: Max number of data inputs (n) switching. n-1 inputs switching 0V to 3V. Input-under-test switching: 3V to threshold (V<sub>ILD</sub>), 0V to threshold (V<sub>IHD</sub>). Guaranteed, but not tested.

Note 5: Max number of outputs defined as (n). n - 1 data inputs are driven 0V to 3V. One output HIGH. Guaranteed, but not tested.

### **AC Electrical Characteristics**

(SOIC and SSOP package)

| Symbol           | Parameter         | $ \begin{array}{c} T_A = +25^{\circ}\text{C} \\ \\ V_{CC} = +5\text{V} \\ \\ C_L = 50 \text{ pF} \end{array} $ |     | $T_A = -55^{\circ}\text{C to } +125^{\circ}\text{C}$ $V_{CC} = 4.5\text{V} - 5.5\text{V}$ $C_L = 50 \text{ pF}$ |     | $T_A = -40$ °C to $+85$ °C<br>$V_{CC} = 4.5V-5.5V$<br>$C_L = 50$ pF |     | Units |     |
|------------------|-------------------|----------------------------------------------------------------------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------|-----|---------------------------------------------------------------------|-----|-------|-----|
|                  |                   | Min                                                                                                            | Тур | Max                                                                                                             | Min | Max                                                                 | Min | Max   |     |
| t <sub>PLH</sub> | Propagation Delay | 1.0                                                                                                            | 2.1 | 3.6                                                                                                             | 1.0 | 4.8                                                                 | 1.0 | 3.6   | ns  |
| t <sub>PHL</sub> | Data to Outputs   | 1.0                                                                                                            | 2.4 | 3.6                                                                                                             | 1.0 | 4.8                                                                 | 1.0 | 3.6   | 115 |
| t <sub>PZH</sub> | Output Enable     | 1.5                                                                                                            | 3.2 | 6.0                                                                                                             | 1.0 | 6.7                                                                 | 1.5 | 6.0   |     |
| $t_{PZL}$        | Time              | 1.5                                                                                                            | 3.7 | 6.0                                                                                                             | 2.0 | 7.5                                                                 | 1.5 | 6.0   | ns  |
| t <sub>PHZ</sub> | Output Disable    | 1.0                                                                                                            | 3.6 | 6.1                                                                                                             | 1.7 | 7.4                                                                 | 1.0 | 6.1   |     |
| $t_{PLZ}$        | Time              | 1.0                                                                                                            | 3.3 | 5.6                                                                                                             | 1.7 | 6.5                                                                 | 1.0 | 5.6   | ns  |

### **Extended AC Electrical Characteristics**

(SOIC package)

| Symbol              | ibol Parameter       |     | $-40$ °C to $+85$ °C $V_{CC} = 4.5V - 5.5V$ $C_L = 50$ pF  8 Outputs Switching  (Note 6) |     | $T_A = -40$ °C to +85°C<br>$V_{CC} = 4.5V-5.5V$<br>$C_L = 250$ pF<br>1 Output Switching<br>(Note 7) |     | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $V_{CC} = 4.5\text{V-}5.5\text{V}$ $C_L = 250 \text{ pF}$ 8 Outputs Switching (Note 8) |      | Units |
|---------------------|----------------------|-----|------------------------------------------------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------|------|-------|
|                     |                      | Min | Тур                                                                                      | Max | Min                                                                                                 | Max | Min                                                                                                                                        | Max  |       |
| f <sub>TOGGLE</sub> | Max Toggle Frequency |     | 100                                                                                      |     |                                                                                                     |     |                                                                                                                                            |      | MHz   |
| t <sub>PLH</sub>    | Propagation Delay    | 1.5 |                                                                                          | 5.0 | 1.5                                                                                                 | 6.0 | 2.5                                                                                                                                        | 8.5  | ns    |
| t <sub>PHL</sub>    | Data to Outputs      | 1.5 |                                                                                          | 5.0 | 1.5                                                                                                 | 6.0 | 2.5                                                                                                                                        | 8.5  | 115   |
| t <sub>PZH</sub>    | Output Enable Time   | 1.5 |                                                                                          | 6.5 | 2.5                                                                                                 | 7.5 | 2.5                                                                                                                                        | 9.5  | ns    |
| t <sub>PZL</sub>    |                      | 1.5 |                                                                                          | 6.5 | 2.5                                                                                                 | 7.5 | 2.5                                                                                                                                        | 11.0 | 115   |
| t <sub>PHZ</sub>    | Output Disable Time  | 1.0 |                                                                                          | 6.5 | (Note 9)                                                                                            |     | (Note 9)                                                                                                                                   |      | no    |
| $t_{PLZ}$           |                      | 1.0 |                                                                                          | 5.6 |                                                                                                     |     |                                                                                                                                            |      | ns    |

Note 6: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.).

Note 7: This specification is guaranteed but not tested. The limits represent propagation delay with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.

Note 8: This specification is guaranteed but not tested. The limits represent propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.) with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.

Note 9: The 3-STATE delays are dominated by the RC network (500Ω, 250 pF) on the output and have been excluded from the datasheet.

### Skew

(SOIC package)

| Symbol                         | Parameter                               | $T_{A} = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $V_{CC} = 4.5\text{V} -5.5\text{V}$ $C_{L} = 50 \text{ pF}$ 8 Outputs Switching (Note 12) | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $V_{CC} = 4.5\text{V-}5.5\text{V}$ $C_L = 250 \text{ pF}$ 8 Outputs Switching (Note 13) | Units |
|--------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------|
| t <sub>OSHL</sub><br>(Note 10) | Pin to Pin Skew HL Transitions          | 1.3                                                                                                                                             | 2.3                                                                                                                                         | ns    |
| t <sub>OSLH</sub><br>(Note 10) | Pin to Pin Skew LH Transitions          | 1.0                                                                                                                                             | 1.8                                                                                                                                         | ns    |
| t <sub>PS</sub><br>(Note 14)   | Duty Cycle<br>LH-HL Skew                | 2.0                                                                                                                                             | 3.5                                                                                                                                         | ns    |
| t <sub>OST</sub><br>(Note 10)  | Pin to Pin Skew LH/HL Transitions       | 2.0                                                                                                                                             | 3.5                                                                                                                                         | ns    |
| t <sub>PV</sub><br>(Note 11)   | Device to Device Skew LH/HL Transitions | 2.0                                                                                                                                             | 3.5                                                                                                                                         | ns    |

Note 10: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH-to-LOW (t<sub>OSHL</sub>), LOW-to-HIGH (t<sub>OSLH</sub>), or any combination switching LOW-to-HIGH and/or HIGH-to-LOW (t<sub>OST</sub>). The specification is guaranteed but not tested.

Note 11: Propagation delay variation for a given set of conditions (i.e., temperature and V<sub>CC</sub>) from device to device. This specification is guaranteed but not tested.

Note 12: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.)

Note 13: These specifications guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.

Note 14: This describes the difference between the delay of the LOW-to-HIGH and the HIGH-to-LOW transition on the same pin. It is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. This specification is guaranteed but not tested.

### Capacitance

| Symbol                     | Parameter         | Тур  | Units | Conditions  T <sub>A</sub> = 25°C             |
|----------------------------|-------------------|------|-------|-----------------------------------------------|
| C <sub>IN</sub>            | Input Capacitance | 5.0  | pF    | $V_{CC} = 0V (\overline{OE}, T/\overline{R})$ |
| C <sub>I/O</sub> (Note 15) | I/O Capacitance   | 11.0 | pF    | $V_{CC} = 5.0V (A_n, B_n)$                    |

Note 15:  $C_{I\!/O}$  is measured at frequency f = 1 MHz, per MIL-STD-883, Method 3012.

### **AC Loading**





\*Includes jig and probe capacitance

FIGURE 1. Standard AC Test Load

 $V_{\rm M} = 1.5 V$  FIGURE 2. Test Input Signal Levels

| Amplitude | Rep. Rate | t <sub>W</sub> | t <sub>r</sub> | t <sub>f</sub> |
|-----------|-----------|----------------|----------------|----------------|
| 3.0V      | 1 MHz     | 500 ns         | 2.5 ns         | 2.5 ns         |

OUTPUT

FIGURE 3. Test Input Signal Requirements

### **AC Waveforms**



FIGURE 4. Propagation Delay Waveforms for Inverting and Non-Inverting Functions





FIGURE 5. Propagation Delay, Pulse Width Waveforms



FIGURE 7. Setup Time, Hold Time and Recovery Time Waveforms



20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide Body Package Number M20B





20-Lead Shrink Small Outline Package (SSOP), EIAJ TYPE II, 5.3mm Wide Package Number MSA20





20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N20A

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com