DM74AS373N

DM74AS373N Datasheet


DM74AS373 Octal D-Type Transparent Latch with 3-STATE Outputs

Part Datasheet
DM74AS373N DM74AS373N DM74AS373N (pdf)
Related Parts Information
DM74AS373WMX DM74AS373WMX DM74AS373WMX
DM74AS373WM DM74AS373WM DM74AS373WM
PDF Datasheet Preview
DM74AS373 Octal D-Type Transparent Latch with 3-STATE Outputs

DM74AS373 Octal D-Type Transparent Latch with 3-STATE Outputs

These 8-bit registers feature totem-pole 3-STATE outputs designed specifically for driving highly-capacitive or relatively low-impedance loads. The high-impedance state and increased high-logic-level drive provide these registers with the capability of being connected directly to and driving the bus lines in a bus-organized system without need for interface or pull-up components. They are particularly attractive for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

The eight latches of the DM74AS373 are transparent Dtype latches, meaning that while the enable G is HIGH the Q outputs will follow the data D inputs. When the enable is taken LOW the output will be latched at the level of the data that was set up.

A buffered output control input can be used to place the eight outputs in either a normal logic state HIGH or LOW logic levels or a high impedance state. In the high-impedance state the outputs neither load nor drive the bus lines significantly.

The output control does not affect the internal operation of the latches. That is, the old data can be retained or new data can be entered even while the outputs are OFF.
s Switching specifications at 50 pF s Switching specifications guaranteed over full tempera-
ture and VCC range s Advanced oxide-isolated, ion-implanted Schottky TTL
process s Functionally and pin for pin compatible with LS and ALS

TTL counterparts s Improved AC performance over LS and ALS TTL coun-
terparts s 3-STATE buffer-type outputs drive bus lines directly
Ordering Code:

Order Number Package Number

Package Description

DM74AS373WM

M20B
20-Lead Small Outline Integrated Circuit SOIC , JEDEC MS-013, Wide

DM74AS373N

N20A
20-Lead Plastic Dual-In-Line Package PDIP , JEDEC MS-001, Wide
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.

Connection Diagram
2000 Fairchild Semiconductor Corporation DS006309

DM74AS373

Logic Diagram

Function Table

Output

Enable

Output

Control

L = LOW State H = HIGH State X = Don’t Care Z = High Impedance State

Q0 = Previous Condition of Q

DM74AS373

Absolute Maximum Ratings Note 1

Supply Voltage

Input Voltage

Voltage Applied to Disabled Output
5.5V

Operating Free Air Temperature Range 0°C to +70°C

Storage Temperature Range
−65°C to +150°C

Typical N Package
52.5°C/W

M Package
70.5°C/W

Note 1 The “Absolute Maximum Ratings” are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The “Recommended Operating Conditions” table will define the conditions for actual device operation.

Recommended Operating Conditions

Parameter

Supply Voltage

HIGH Level Input Voltage

LOW Level Input Voltage

HIGH Level Output Current

LOW Level Output Current

Width of Enable Pulse, HIGH

Data Setup Time Note 2

Data Hold Time Note 2

Free Air Operating Temperature

Note 2 The arrow indicates the negative edge of the enable is used for reference.

Nom 5

Max −15 48

Electrical Characteristics
More datasheets: CY7C09369V-6AXC | CY7C09379V-6AXC | CY7C09389V-9AXI | CY7C09289V-6AXC | CY7C09279V-12AC | CY7C09289V-12AC | CY7C09379V-12AC | CY7C09369V-12AC | 10184 | DM74AS373WMX


Notice: we do not provide any warranties that information, datasheets, application notes, circuit diagrams, or software stored on this website are up-to-date or error free. The archived DM74AS373N Datasheet file may be downloaded here without warranties.

Datasheet ID: DM74AS373N 513733