74F534SJ

74F534SJ Datasheet


74F534 Octal D-Type Flip-Flop with 3-STATE Outputs

Part Datasheet
74F534SJ 74F534SJ 74F534SJ (pdf)
Related Parts Information
74F534SJX 74F534SJX 74F534SJX
74F534PC 74F534PC 74F534PC
74F534SC 74F534SC 74F534SC
74F534SCX 74F534SCX 74F534SCX
PDF Datasheet Preview
74F534 Octal D-Type Flip-Flop with 3-STATE Outputs
74F534 Octal D-Type Flip-Flop with 3-STATE Outputs

The 74F534 is a high speed, low-power octal D-type flipflop featuring separate D-type inputs for each flip-flop and 3-STATE outputs for bus-oriented applications. A buffered Clock CP and Output Enable OE are common to all flipflops. The 74F534 is the same as the 74F374 except that the outputs are inverted.
s Edge-triggered D-type inputs s Buffered positive edge-triggered clock s 3-STATE outputs for bus-oriented applications
Ordering Code:

Order Number Package Number

Package Description
74F534SC

M20B
20-Lead Small Outline Integrated Circuit SOIC , JEDEC MS-013, Wide
74F534SJ

M20D
20-Lead Small Outline Package SOP , EIAJ TYPE II, 5.3mm Wide
74F534PC

N20A
20-Lead Plastic Dual-In-Line Package PDIP , JEDEC MS-001, Wide
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.

Logic Symbols

Connection Diagram

IEEE/IEC
2000 Fairchild Semiconductor Corporation DS009549
74F534

Unit Loading/Fan Out

Pin Names

CP OE

Data Inputs Clock Pulse Input Active Rising Edge 3-STATE Output Enable Input Active LOW Complementary 3-STATE Outputs

U.L. HIGH/LOW

Input IIH/IIL Output IOH/IOL 20 µA/−0.6 mA 20 µA/−0.6 mA 20 µA/−0.6 mA −3 mA/24 mA 20 mA

Function Table

Inputs

Output

H = HIGH Voltage Level

L = LOW Voltage Level
= Immaterial

Z = High Impedance
= LOW-to-HIGH Clock Transition

O0 = Value stored from previous clock cycle

Functional Description

The 74F534 consists of eight edge-triggered flip-flops with individual D-type inputs and 3-STATE complementary outputs. The buffered clock and buffered Output Enable are common to all flip-flops. The eight flip-flops will store the state of their individual D inputs that meet the setup and hold times requirements on the LOW-to-HIGH clock CP transition. With the Output Enable OE LOW, the contents of the eight flip-flops are available at the outputs. When the OE is HIGH, the outputs go to the high impedance state. Operation of the OE input does not affect the state of the flip-flops.

Logic Diagram

Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.
74F534

Absolute Maximum Ratings Note 1

Storage Temperature
−65°C to +150°C

Ambient Temperature under Bias
−55°C to +125°C

Junction Temperature under Bias
−55°C to +150°C

VCC Pin Potential to Ground Pin Input Voltage Note 2
−0.5V to +7.0V −0.5V to +7.0V

Input Current Note 2
−30 mA to mA

Voltage Applied to Output
in HIGH State with VCC = 0V Standard Output 3-STATE Output
−0.5V to VCC −0.5V to +5.5V

Current Applied to Output
More datasheets: 20468-0000-00 | B57540G0502J002 | B57540G145F | B57540G0103F000 | B57540G0502F000 | B57540G0503F000 | B57540G0104F000 | B57540G0303F000 | 10116129-0001LF | 74F534SJX


Notice: we do not provide any warranties that information, datasheets, application notes, circuit diagrams, or software stored on this website are up-to-date or error free. The archived 74F534SJ Datasheet file may be downloaded here without warranties.

Datasheet ID: 74F534SJ 513342