74ALVC16240MTDX

74ALVC16240MTDX Datasheet


74ALVC16240 Low Voltage 16-Bit Inverting Buffer/Line Driver with 3.6V Tolerant Inputs and Outputs

Part Datasheet
74ALVC16240MTDX 74ALVC16240MTDX 74ALVC16240MTDX (pdf)
Related Parts Information
74ALVC16240MTD 74ALVC16240MTD 74ALVC16240MTD
PDF Datasheet Preview
74ALVC16240 Low Voltage 16-Bit Inverting Buffer/Line Driver with 3.6V Tolerant Inputs and Outputs
74ALVC16240 Low Voltage 16-Bit Inverting Buffer/Line Driver with 3.6V Tolerant Inputs and Outputs

The ALVC16240 contains sixteen inverting buffers with 3STATE outputs to be employed as a memory and address driver, clock driver, or bus oriented transmitter/receiver. The device is nibble 4-bit controlled. Each nibble has separate 3-STATE control inputs which can be shorted together for full 16-bit operation.

The 74ALVC16240 is designed for low voltage 1.65V to 3.6V VCC applications with I/O capability up to 3.6V.

The 74ALVC16240 is fabricated with an advanced CMOS technology to achieve high speed operation while maintaining low CMOS power dissipation.
s 1.65V to 3.6V VCC supply operation s 3.6V tolerant inputs and outputs s tPD
ns max for 3.0V to 3.6V VCC ns max for 2.3V to 2.7V VCC ns max for 1.65V to 1.95V VCC s Power-off high impedance inputs and outputs s Supports live insertion and withdrawal Note 1 s Uses patented noise/EMI reduction circuitry s Latchup conforms to JEDEC JED78 s ESD performance Human body model ! 2000V Machine model ! 200V

Note 1 To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pull-up resistor the minimum value of the resistor is determined by the current-sourcing capability of the driver.
Ordering Code:

Order Number Package Number

Package Descriptions
74ALVC16240MTD

MTD48
48-Lead Thin Shrink Small Outline Package TSSOP , JEDEC MO-153, 6.1mm Wide
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.

Logic Symbol

Pin Descriptions

Pin Names

Description Output Enable Input Active LOW

Inputs Outputs
2005 Fairchild Semiconductor Corporation DS500689
74ALVC16240

Connection Diagram

Truth Tables

Inputs

OE1 L H

Inputs

OE2 L H

Outputs

Outputs

Inputs

OE3 L H

Outputs

Functional Description

The 74ALVC16240 contains sixteen inverting buffers with 3-STATE outputs. The device is nibble 4 bits controlled with each nibble functioning identically, but independent of each other. The control pins may be shorted together to obtain full 16-bit operation.The 3-STATE outputs are con-

Logic Diagram

Inputs

Outputs

H HIGH Voltage Level L LOW Voltage Level X Immaterial HIGH or LOW, inputs may not float Z High Impedance
trolled by an Output Enable OEn input. When OEn is LOW, the outputs are in the 2-state mode. When OEn is HIGH, the standard outputs are in the high impedance mode but this does not interfere with entering new data into the inputs.
74ALVC16240

Absolute Maximum Ratings Note 2

Supply Voltage VCC DC Input Voltage VI Output Voltage VO Note 3 DC Input Diode Current IIK

VI 0V DC Output Diode Current IOK

VO 0V DC Output Source/Sink Current

IOH/IOL DC VCC or GND Current per

Supply Pin ICC or GND Storage Temperature Range TSTG
to 4.6V to VCC
r50 mA
r100 mA to

Recommended Operating Conditions Note 4

Power Supply

Operating
1.65V to 3.6V

Input Voltage VI Output Voltage VO Free Air Operating Temperature TA Minimum Input Edge Rate 't/'V
More datasheets: MV53164 | MV57164 | MV54164 | 18910 | PI5PD2561ZEEX | PI5PD2560ZEEX | PI5PD2560ZEE | PI5PD2561ZEE | PI5PD2561ZEEX-2017 | 74ALVC16240MTD


Notice: we do not provide any warranties that information, datasheets, application notes, circuit diagrams, or software stored on this website are up-to-date or error free. The archived 74ALVC16240MTDX Datasheet file may be downloaded here without warranties.

Datasheet ID: 74ALVC16240MTDX 513230