74ACT18825 18-Bit Buffer/Line Driver with 3-STATE Outputs
Part | Datasheet |
---|---|
![]() |
74ACT18825SSCX (pdf) |
Related Parts | Information |
---|---|
![]() |
74ACT18825SSC |
![]() |
74ACT18825MTD |
![]() |
74ACT18825MTDX |
PDF Datasheet Preview |
---|
74ACT18825 18-Bit Buffer/Line Driver with 3-STATE Outputs 74ACT18825 18-Bit Buffer/Line Driver with 3-STATE Outputs The ACT18825 contains eighteen non-inverting buffers with 3-STATE outputs designed to be employed as a memory and address driver, clock driver, or bus oriented transmitter/receiver. The device is byte controlled. Each byte has separate 3-STATE control inputs which can be shorted together for full 18-bit operation. s Broadside pinout allows for easy board layout s Separate control logic for each byte s Extra data width for wider address/data paths or buses carrying parity s Outputs source/sink 24 mA s TTL-compatible inputs Ordering Code: Order Number Package Number Package Description 74ACT18825SSC MS56A 56-Lead Shrink Small Outline Package SSOP , JEDEC MO-118, Wide 74ACT18825MTD MTD56 56-Lead Thin Shrink Small Outline Package TSSOP , JEDEC MO-153, 6.1mm Wide Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering code. Logic Symbol Connection Diagram Pin Descriptions Pin Names Description Output Enable Input Active LOW Inputs Outputs FACT , FACT Quiet Series and GTO are trademarks of Fairchild Semiconductor Corporation. 1999 Fairchild Semiconductor Corporation DS0500292 74ACT18825 Functional Description The ACT18825 contains eighteen non-inverting buffers with 3-STATE standard outputs. The device is byte controlled with each byte functioning identically, but independently of the other. The control pins may be shorted together to obtain full 8-bit operation. The 3-STATE outputs are controlled by an Output Enable OEn input for each byte. When OEn is LOW, the outputs are in 2-state mode. When OEn is HIGH, the outputs are in the high impedance mode, but this does not interfere with entering new data into the inputs. Truth Table Inputs Outputs Byte 1 0:8 Byte 2 8:17 OE1 OE2 OE3 OE4 H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial Z = HIGH Impedance Logic Diagram 74ACT18825 Absolute Maximum Ratings Note 1 Supply Voltage VCC DC Input Diode Current IIK VI = −0.5V VI = VCC +0.5V DC Output Diode Current IOK VO = −0.5V VO = VCC +0.5V DC Output Voltage VO DC Output Source/Sink Current IO DC VCC or Ground Current Per Output Pin Storage Temperature −0.5V to +7.0V −20 mA +20 mA −20 mA +20 mA −0.5V to VCC + 0.5V ±50 mA ±50 mA −65°C to +150°C Recommended Operating Conditions Supply Voltage VCC Input Voltage VI Output Voltage VO Operating Temperature TA Minimum Input Edge Rate 4.5V to 5.5V 0V to VCC 0V to VCC −40°C to +85°C 125 mV/ns VIN from 0.8V to 2.0V VCC 4.5V, 5.5V Note 1 Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation of FACT circuits outside databook specifications. DC Electrical Characteristics Parameter Minimum HIGH Input Voltage Maximum LOW Input Voltage Minimum HIGH |
More datasheets: 74AC191MTC | 74AC191SCX | AS1545 | U2741B-NFBY | U2741B-NFB | U2741B-NFBG3 | U2741B-NFBG3Y | 6230/18C SL001 | 1176 | 74ACT18825SSC |
Notice: we do not provide any warranties that information, datasheets, application notes, circuit diagrams, or software stored on this website are up-to-date or error free. The archived 74ACT18825SSCX Datasheet file may be downloaded here without warranties.