

# 12V, 5A Switch with Programmable Current Limit

#### DESCRIPTION

The MP5011 is a device designed to protect circuitry on the output (source) from transients on the input ( $V_{CC}$ ). It also protects the input from undesirable shorts and transients coming from the source.

At start up, the limited slew rate at the source limits the inrush current. A small capacitor at the dv/dt pin controls this slew rate. The dv/dt pin has an internal circuit that allows the customer to float this pin and still achieve a 1.4ms ramp time at the source.

The maximum load at the output is currentlimited by using a sense MOSFET topology. An external resistor from the I-LIMIT pin to the source pin controls the magnitude of the current limit.

An internal charge pump drives the gate of the power device, allowing for the use of a DMOS power MOSFET with an ON resistance of just  $44m\Omega$ .

The device also includes protective features to protect the source against an input voltage that is outside the operating range.

#### **FEATURES**

- Integrated 44mΩ Power MOSFET
- Enable/Fault Pin
- Adjustable Slew Rate for Output Voltage
- Adjustable Current Limit: 1A-5A
- Thermal Protection
- Over-Voltage Protection

## **APPLICATIONS**

- Hot Swap
- PC Cards
- Laptops

All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc.

## TYPICAL APPLICATION





## ORDERING INFORMATION

| Part Number* | Package       | Top Marking |
|--------------|---------------|-------------|
| MP5011DQ     | QFN10 (3x3mm) | ACN         |

\* For Tape & Reel, add suffix –Z (e.g. MP5011DQ–Z); For RoHS Compliant Packaging, add suffix –LF (e.g. MP5011DQ–LF–Z)

#### PACKAGE REFERENCE



# ABSOLUTE MAXIMUM RATINGS (1)

 $V_{\text{CC}}$ , SOURCE, I-LIMIT ........-0.3V to 22V  $V_{\text{CC}}$ , SOURCE, I-LIMIT Transient (100ms)...25V dv/dt, ENABLE/FAULT.....-0.3V to 6V Storage Temperature....-65°C to +155°C Continuous Power Dissipation  $(T_{\text{A}} = 25^{\circ}\text{C})^{(2)}$  ......2.5W

Operating Junction Temperature -40°C to 150°C

# Recommended Operating Conditions (3)

 **Thermal Resistance** (4) **θ**<sub>JA</sub> **θ**<sub>JC</sub> QFN10 (3x3mm)......50 ......12 ...°C/W

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub>(MAX), the junction-to-ambient thermal resistance θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub>(MAX)=(T<sub>J</sub>(MAX)-T<sub>A</sub>)/θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7 4-layer board.



## **ELECTRICAL CHARACTERISTICS**

 $V_{CC}$  = 12V,  $R_{LIMIT}$ =15.4 $\Omega$ , Capacitive Load = 100 $\mu$ F,  $T_A$ =25°C, unless otherwise noted.

| Parameters                              | Symbol               | Condition                                                             | Min         | Тур        | Max  | Units |
|-----------------------------------------|----------------------|-----------------------------------------------------------------------|-------------|------------|------|-------|
| Power FET                               |                      |                                                                       |             |            |      |       |
| Delay Time                              | $t_{DLY}$            | Enabling of chip to I <sub>D</sub> =100mA with a 1A resistive load    | 0.1         | 0.15       | 0.2  | ms    |
| ON Resistance (5)                       | $R_{DSon}$           | T <sub>J</sub> =25°C<br>T <sub>J</sub> =80°C                          |             | 44         | 55   | mΩ    |
| Off-State Output Voltage                | $V_{OFF}$            | $V_{CC}$ =18Vdc, $V_{ENABLE}$ =0Vdc, $R_L$ = 500 $\Omega$             |             |            | 120  | mV    |
| Continuous Current                      | I <sub>D</sub>       | 0.5 in <sup>2</sup> pad,<br>Minimum Copper, T <sub>A</sub> =80°C      |             | 4.2<br>2.3 |      | Α     |
| Thermal Latch                           |                      |                                                                       |             |            |      |       |
| Shutdown Temperature <sup>(5)</sup>     | T <sub>SD</sub>      |                                                                       | 150         | 175        | 200  | °C    |
| Under/Over-Voltage Protection           |                      |                                                                       |             |            |      |       |
| Output Clamping Voltage                 | V <sub>CLAMP</sub>   | Overvoltage Protection V <sub>CC</sub> =17V                           | 13.8        | 15         | 16.2 | V     |
| Under-Voltage Lockout                   | $V_{\text{UVLO}}$    | Turn on,<br>Voltage going high                                        | 7.7         | 8.5        | 9.3  | V     |
| Under-Voltage Lockout Hysteresis        | $V_{HYST}$           |                                                                       |             | 0.80       |      | V     |
| Current Limit                           |                      |                                                                       |             |            |      |       |
| Hold Current (5)                        | I <sub>LIM-SS</sub>  | $R_{LIM}=15.4\Omega$                                                  | 3.8         | 4.5        | 5.2  | Α     |
| Trip Current                            | I <sub>LIM-OL</sub>  | $R_{LIM}=15.4\Omega$ ,                                                |             | 5.3        |      | Α     |
| dv/dt Circuit                           |                      |                                                                       |             |            | ,    |       |
| Rise Time (6)                           | t <sub>r</sub>       | Float dv/dt pin                                                       | 0.8         | 1.4        | 2.0  | ms    |
| Enable/Fault                            |                      |                                                                       | $V_{\perp}$ |            | _    |       |
| Low Level Input Voltage                 | $V_{IL}$             | Output Disabled                                                       |             |            | 0.5  | V     |
| Intermediate-Level Input Voltage        | V <sub>I (INT)</sub> | Thermal Fault, Output<br>Disabled                                     | 0.82        | 1.4        | 1.95 | V     |
| High-Level Input Voltage                | $V_{IH}$             | Output Enabled                                                        | 2.5         |            |      | V     |
| High-State Maximum Voltage              | V <sub>I (MAX)</sub> |                                                                       |             | 4.8        |      | V     |
| Low-Level Input Current (Sink)          | I <sub>IL</sub>      | V <sub>ENABLE</sub> =0V                                               |             | -28        | -50  | μΑ    |
| Maximum Fanout for Fault Signal         |                      | Total number of chips that can be connected for simultaneous shutdown |             |            | 3    | Units |
| Maximum Voltage on Enable/Fault Pin (7) | V <sub>MAX</sub>     |                                                                       |             |            | VCC  | V     |
| Total Device                            |                      |                                                                       |             |            |      |       |
| Di O                                    | I <sub>BIAS</sub>    | Device Operational                                                    |             | 1.5        | 2.0  |       |
| Bias Current                            |                      | Thermal Shutdown                                                      |             | 0.4        |      | mA    |
| Minimum Operating Voltage for UVLO      | V <sub>MIN</sub>     | Enable<0.5V                                                           |             |            | 5    | V     |

#### Notes:

- 5) Guaranteed by design.
- 6) Measured from 10% to 90%.
- 7) Maximum Input Voltage on Enable pin to be ≤ 6.0V if Vcc ≥ 6.0V, Maximum Input Voltage on Enable pin to be Vcc if Vcc ≤ 6.0V.



# **PIN FUNCTIONS**

| Pin #       | Name         | Description                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1           | GND          | Negative Input Voltage to the Device. This is used as the internal reference for the IC.                                                                                                                                                                                                                                                                                                       |
| 2           | dv/dt        | Slew Rate control. The internal dv/dt circuit controls the slew rate of the output voltage at turn-on. An internal capacitor allows the voltage to ramp up over 1.4ms. Use an external capacitor to increase the ramp time. If an additional time delay is not required, leave this pin open.                                                                                                  |
| 3           | Enable/Fault | The Enable/Fault pin. A tri-state, bi-directional interface. It enables the output of the device when left floating, or disables the device when pulled to ground using an open-drain or open-collector device. In the event of a thermal fault, the voltage enters an intermediate state to signal a monitoring circuit that the device is in thermal shutdown. See text: "ENABLE/FAULT PIN". |
| 4           | I-Limit      | Overload and Short-Circuit Current Set. Use a resistor between this pin and the Source pin to set the overload and short-circuit current limit levels.                                                                                                                                                                                                                                         |
| 5           | NC           | DO NOT CONNECT. Pin must be left floating.                                                                                                                                                                                                                                                                                                                                                     |
| 6-10        | SOURCE       | Output. This pin is the source of the internal power FET and the output terminal of the IC.                                                                                                                                                                                                                                                                                                    |
| Exposed Pad | $V_{CC}$     | Positive Input Voltage.                                                                                                                                                                                                                                                                                                                                                                        |

© 2013 MPS. All Rights Reserved.



## TYPICAL PERFORMANCE CHARACTERISTICS





## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN} = 12V$ ,  $V_{EN} = 3.3V$ ,  $R_{LIMIT} = 15.4\Omega$ ,  $C_{OUT} = 10\mu$ F,  $C_{dv/dt} = 1$ nF,  $T_A = 25$ °C, unless otherwise noted.





0.66Ω Load

# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN} = 12V$ ,  $V_{EN} = 3.3V$ ,  $R_{LIMIT} = 15.4\Omega$ ,  $C_{OUT} = 10\mu F$ ,  $C_{dv/dt} = 1nF$ ,  $T_A = 25^{\circ}C$ , unless otherwise noted. 0.33Ω Load



20µs/div





**Current Limit** 

© 2013 MPS. All Rights Reserved.



# **BLOCK DIAGRAM**



Figure 1: Functional Block Diagram



## **OPERATION**

#### **Current Limit**

The current limit is a function of the external current limit resistor.

Table 1: Current Limit vs. Current Limit Resistor (VCC=12V)

| , , , , , , , , , , , , , , , , , , , , |      |     |     |
|-----------------------------------------|------|-----|-----|
| Current Limit Resistor (Ω)              | 15.4 | 50  | 100 |
| Trip Current (A)                        | 5.3  | 3.4 | 2.8 |
| Hold Current (A)                        | 4.5  | 2.1 | 1.2 |

If a short is present or the load reaches the trip current—the minimum threshold current to trigger over-current protection (OCP)—when the part is active, the part switches into to a constant-current (hold) mode (CCM). The device shuts down only if the over-current condition remains for long enough to trigger thermal protection.

However, when the part is powered up by  $V_{\text{CC}}$  or EN, the load current should be smaller than the current. Otherwise, the part will not completely turn on.

In a typical application using a current limit resistor of  $15.4\Omega$ , the trip current is 5.3A and the hold current is 4.5A. If the device is in its normal operating state and passing 2.0A it will need to dissipate only 176mW with a very low ON resistance of  $44m\Omega$ . For a package dissipation of  $50^{\circ}\text{C/W}$ att, the temperature rise will only be  $+9^{\circ}\text{C}$ ; with  $25^{\circ}\text{C}$  ambient temperature, this amounts to a total package temperature of  $34^{\circ}\text{C}$ .

In the case of a short-circuit condition, the device now has 12V across it and the hold current clamps at 4.5A and therefore must dissipate 44W. At 50°C/watt, the temperature rises above the MP5011 thermal protection (175°C) if left unchecked and device shutdown allows the temperature to drop below a hysteresis level. Use an appropriate heat sink if the device is intended to supply the hold current and not shutdown. Without a heat sink, maintain the hold current below 250mA at 25°C and below 150mA at 85°C to prevent the device from activating the thermal shutdown feature.



#### **Rise Time**

The rise time is a function of the capacitor ( $C_{dv/dt}$ ) on the dv/dt pin.

Table 2: Rise Time vs. C<sub>dv/dt</sub>

| C <sub>dv/dt</sub>      | None | 33pF | 470pF | 1nF  |
|-------------------------|------|------|-------|------|
| Rise Time<br>(Typ) (ms) | 1.4  | 2.0  | 11.6  | 22.5 |

Notes: Rise Time =  $K_{RT}^*$ (50pF+ $C_{dv/dt}$ ),  $K_{RT}$  =22E6

The rise time is measured by from 10% to 90% of output voltage.



Figure 3

#### **Enable / Fault Pin**

The Enable/Fault pin is a bi-directional, three-level I/O with a weak pull-up current (typically 25µA). There are three levels: low, mid, and high. It enables/disables the part and relays fault information.

When the Enable/Fault pin is an input:

- 1. Low and mid levels disable the part.
- 2. Low clears the fault flag in addition to disabling the part.
- 3. High enables the part (if the fault flag is clear).



When the Enable/Fault pin is an output:

- The pull-up current (if not overridden) allows for a "wired NOR" pull up to enable the part.
- An under-voltage causes a low on the Enable/Fault pin, and clears the fault flag. A thermal fault causes a mid level on the Enable/Fault pin, and sets the fault flag.

The Enable/Fault line must be above the mid level for the output to be turned on.

The fault flag is an internal flip-flop that can be set or reset under various conditions:

Thermal Shutdown: set fault flag
 Under-Voltage: reset fault flag

3. Low Voltage on Enable/Fault Pin: reset fault flag

4. Mid Voltage on Enable/Fault Pin: no effect

Under a fault, the Enable/Fault pin goes to the mid level.

There are four types of faults, and each fault has a direct and indirect effect on the Enable/Fault pin and the internal fault flag.

In a typical application there are one or more MP5011 chips in a system. Typically, tie the Enable/Fault lines together.

| Table 3: Fault Funct | ion Influence in Applicat | ion |
|----------------------|---------------------------|-----|
|                      |                           |     |

| Fault description  | Internal action                                                                     | Effect on Fault<br>Pin                                | Effect on Flag | Effect on secondary Part                               |
|--------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------|----------------|--------------------------------------------------------|
| Short/Over Current | Limit current                                                                       | none                                                  | None           | none                                                   |
| Under-Voltage      | Output turns off                                                                    | Internally drives Enable/Fault pin to Logic low       | Flag resets    | Secondary part output disabled, and fault flag resets. |
| Over-Voltage       | Limit output voltage                                                                | None                                                  | None           | None                                                   |
| Thermal Shutdown   | Shutdown part. The part is latched off until a UVLO or externally driven to ground. | Internally drives<br>Enable/Fault pin<br>to mid level | Flag sets      | Secondary-part output disabled.                        |

#### **Under-Voltage Lockout Operation**

If the supply (input) is below the UVLO threshold, the output is disabled, and the fault line is driven low.

When the supply goes above the UVLO threshold, the output is enabled and the fault line releases. When the fault line releases, a 25µA current source pulls it high without the need for an external pull up resistor. The pull-up voltage has a 5V limit.

#### **Thermal Protection**

In the presence of a thermal protection fault, the output is disabled and the fault line is driven to the mid level. The thermal fault condition latches—the fault flag is set—and the part remains latched off until the fault (enable) line goes low. Cycling the power below the UVLO threshold also resets the fault flag.



## **PCB LAYOUT**

Please follow these guidelines use Figure 4 below figure reference to design for stable operation:

- Place R<sub>limit</sub> close to the I<sub>\_Limit</sub> pin, C<sub>dv/dt</sub> close to the dv/dt pin and the input capacitor close to the V<sub>CC</sub> pin.
- Float the NC pin.
- Add vias for the thermal pad and use alarge copper surfaces for V<sub>CC</sub> and source to achieve better thermal performance.





**Top Layer** 

Figure 4: PCB Layout

**Bottom Layer** 



## **PACKAGE INFORMATION**

## QFN10 (3 x 3mm)





**BOTTOM VIEW** 



**SIDE VIEW** 



**DETAIL A** 



RECOMMENDED LAND PATTERN

#### NOTE:

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
- 2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH.
- 3) LEAD COPLANARITY SHALL BE 0.10 MILLIMETER MAX.
- 4) DRAWING CONFORMS TO JEDEC MO-229, VARIATION VEED-5.
- 5) DRAWING IS NOT TO SCALE.

**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.