### **Features**

- Six High-side and Six Low-side Drivers
- Outputs Freely Configurable as Switch, Half Bridge, or H-bridge
- Capable to Switch All Kinds of Loads Such as DC Motors, Bulbs, Resistors, Capacitors and Inductors
- 0.6A Continuous Current Per Switch
- Low-side:  $R_{DSon}$  < 1.5 $\Omega$  Versus Total Temperature Range
- High-side:  $R_{DSon}$  < 2.0 $\Omega$  Versus Total Temperature Range
- Very Low Quiescent Current I<sub>S</sub> < 20 μA in Standby Mode</li>
- Outputs Short-circuit Protected
- Overtemperature Prewarning and Protection
- Under- and Overvoltage Protection
- Various Diagnosis Functions Such as Shorted Output, Open Load, Overtemperature and Power Supply Fail
- Serial Data Interface
- Daisy Chaining Possible
- SO28 Power Package

### 1. Description

The U6815BM is a fully protected driver interface designed in 0.8-µm BCDMOS technology. It is used to control up to 12 different loads by a microcontroller in automotive and industrial applications.

Each of the 6 high-side and 6 low-side drivers is capable of driving currents up to 600 mA. The drivers are freely configurable and can be controlled separately from a standard serial data interface. Therefore, all kinds of loads such as bulbs, resistors, capacitors, and inductors can be combined. The IC design especially supports the applications of H-bridges to drive DC motors.

Protection is guaranteed for short-circuit conditions, overtemperature, under- and overvoltage. Various diagnostic functions and a very low quiescent current in standby mode enable a wide range of applications. The U6815BM has automotive qualification for conducted interferences, EMC protection, and 2-kV ESD protection.



# Dual Hex DMOS Output Driver with Serial Input Control

### **U6815BM**





Figure 1-1. Block Diagram



# 2. Pin Configuration

Figure 2-1. Pinning SO28



Table 2-1. Pin Description

| Pin            | Symbol | Function                                                                                                                                                                                                                                                                                                            |
|----------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1              | LS5    | Low-side driver output 5, power-MOS open drain with internal reverse diode, overvoltage protection by active zenering, short-circuit protection, diagnosis for short and open load                                                                                                                                  |
| 2              | HS5    | High-side driver output 5, power-MOS open drain with internal reverse diode, overvoltage protection by active zenering, short-circuit protection, diagnosis for short and open load                                                                                                                                 |
| 3              | HS4    | High-side driver output 4 (see pin 2)                                                                                                                                                                                                                                                                               |
| 4              | LS4    | Low-side driver output 4 (see pin 1)                                                                                                                                                                                                                                                                                |
| 5              | VS     | Power supply output stages HS4, HS5, HS6, internal supply; external connection to pin 10 necessary                                                                                                                                                                                                                  |
| 6, 7, 8, 9     | GND    | Ground, reference potential, internal connection to pin 20 to 23, cooling tab                                                                                                                                                                                                                                       |
| 10             | VS     | Power supply output stages HS1, HS2 and HS3                                                                                                                                                                                                                                                                         |
| 11             | LS3    | Low-side driver output 3 (see pin 1)                                                                                                                                                                                                                                                                                |
| 12             | HS3    | High-side driver output 3 (see pin 2)                                                                                                                                                                                                                                                                               |
| 13             | HS2    | High-side driver output 2 (see pin 2)                                                                                                                                                                                                                                                                               |
| 14             | LS2    | Low-side driver output 2 (see pin 1)                                                                                                                                                                                                                                                                                |
| 15             | HS1    | High-side driver output 1 (see pin 2)                                                                                                                                                                                                                                                                               |
| 16             | LS1    | Low-side driver output 1 (see pin 1)                                                                                                                                                                                                                                                                                |
| 17             | INH    | Inhibit input, 5-V logic input with internal pull down, low = standby, high = normal operating                                                                                                                                                                                                                      |
| 18             | DO     | Serial data output, 5-V CMOS logic level tristate output for output (status) register data, sends 16-bit status information to the microcontroller (LSB is transferred first). Output will remain tristated unless device is selected by CS = low, therefore, several ICs can operate on one data output line only. |
| 19             | VCC    | Logic supply voltage (5V)                                                                                                                                                                                                                                                                                           |
| 20, 21, 22, 23 | GND    | Ground (see pins 6 to 9)                                                                                                                                                                                                                                                                                            |
| 24             | CS     | Chip select input, 5-V CMOS logic level input with internal pull-up, low = serial communication is enabled, high = disabled                                                                                                                                                                                         |
| 25             | CLK    | Serial clock input, 5-V CMOS logic level input with internal pull-down, controls serial data input interface and internal shift register (f <sub>max</sub> = 2 MHz)                                                                                                                                                 |
| 26             | DI     | Serial data input, 5-V CMOS logic level input with internal pull-down, receives serial data from the control device, DI expects a 16-bit control word with LSB being transferred first                                                                                                                              |
| 27             | LS6    | Low-side driver output 6 (see pin 1)                                                                                                                                                                                                                                                                                |
| 28             | HS6    | High-side driver output 6 (see pin 2)                                                                                                                                                                                                                                                                               |





### 3. Functional Description

### 3.1 Serial Interface

Data transfer starts with the falling edge of the CS signal. Data must appear at DI synchronized to CLK and is accepted on the falling edge of the CLK signal. LSB (bit 0, SRR) must be transferred first. Execution of new input data is enabled on the rising edge of the CS signal. When CS is high, Pin DO is in tristate condition. This output is enabled on the falling edge of CS. Output data will change their state with the rising edge of CLK and stay stable until the next rising edge of CLK appears. LSB (bit 0, TP) is transferred first.

Figure 3-1. Data Transfer



**Table 3-1.** Input Data Protocol

| Bit | Input Register | Function                                                                                                                                                                       |
|-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | SRR            | Status register reset (high = reset; the bits PSF, SCD and overtemperature shutdown in the output data register are set to low)                                                |
| 1   | LS1            | Controls output LS1 (high = switch output LS1 on)                                                                                                                              |
| 2   | HS1            | Controls output HS1 (high = switch output HS1 on)                                                                                                                              |
| 3   | LS2            | See LS1                                                                                                                                                                        |
| 4   | HS2            | See HS1                                                                                                                                                                        |
| 5   | LS3            | See LS1                                                                                                                                                                        |
| 6   | HS3            | See HS1                                                                                                                                                                        |
| 7   | LS4            | See LS1                                                                                                                                                                        |
| 8   | HS4            | See HS1                                                                                                                                                                        |
| 9   | LS5            | See LS1                                                                                                                                                                        |
| 10  | HS5            | See HS1                                                                                                                                                                        |
| 11  | LS6            | See LS1                                                                                                                                                                        |
| 12  | HS6            | See HS1                                                                                                                                                                        |
| 13  | OLD            | Open-load detection (low = on)                                                                                                                                                 |
| 14  | SCT            | Programmable time delay for short circuit and overvoltage shutdown (short-circuit shutdown delay high/low = 100 ms/12.5 ms, overvoltage shutdown delay high/low = 15 ms/3.5 ms |
| 15  | SI             | Software inhibit; low = standby, high = normal operation (data transfer is not affected by standby function because the digital part is still powered)                         |

After power-on reset, the input register has the following status:

| Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|--------|--------|--------|--------|--------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| (SI)   | (SCT)  | (OLD)  | (HS6)  | (LS6)  | (HS5)  | (LS5) | (HS4) | (LS4) | (HS3) | (LS3) | (HS2) | (LS2) | (HS1) | (LS1) | (SRR) |
| Н      | Н      | Н      | L      | L      | L      | L     | L     | L     | L     | L     | L     | L     | L     | L     | L     |

Table 3-2.Output Data Protocol

| Bit | Output (Status) Register | Function                                                                                                                                                                                              |
|-----|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | TP                       | Temperature prewarning: high = warning (overtemperature shut down) <sup>(1)</sup>                                                                                                                     |
| 1   | Status LS1               | Normal operation: high = output is on, low = output is off Open-load detection: high = open load, low = no open load (correct load condition is detected if the corresponding output is switched off) |
| 2   | Status HS1               | Normal operation: high = output is on, low = output is off Open-load detection: high = open load, low = no open load (correct load condition is detected if the corresponding output is switched off) |
| 3   | Status LS2               | Description see LS1                                                                                                                                                                                   |
| 4   | Status HS2               | Description see HS1                                                                                                                                                                                   |
| 5   | Status LS3               | Description see LS1                                                                                                                                                                                   |
| 6   | Status HS3               | Description see HS1                                                                                                                                                                                   |
| 7   | Status LS4               | Description see LS1                                                                                                                                                                                   |
| 8   | Status HS4               | Description see HS1                                                                                                                                                                                   |
| 9   | Status LS5               | Description see LS1                                                                                                                                                                                   |
| 10  | Status HS5               | Description see HS1                                                                                                                                                                                   |
| 11  | Status LS6               | Description see LS1                                                                                                                                                                                   |
| 12  | Status HS6               | Description see HS1                                                                                                                                                                                   |
| 13  | SCD                      | Short circuit detected: set high, when at least one output is switched off by a short-circuit condition                                                                                               |
| 14  | INH                      | Inhibit: this bit is controlled by software (bit SI in input register) and hardware inhibit (pin 17). High = standby, low = normal operation                                                          |
| 15  | PSF                      | Power supply fail: over- or undervoltage at pin VS detected                                                                                                                                           |

Note: 1. Bit 0 to 15 = high: overtemperature shutdown





### 4. Power Supply Fail

In the event of over or undervoltage at pin VS, an internal timer is started. When the overvoltage delay time  $(t_{dOV})$  programmed by the SCT Bit or the undervoltage delay time  $(t_{dOV})$  is reached, the power-supply fail bit (PSF) in the output register is set and all outputs are disabled. When normal voltage is present again, the outputs are immediately enabled. The PSF bit remains high until it is reset by the SRR bit in the input register.

### 5. Open-load Detection

If the open-load detection bit (OLD) is set to low, a pull-up current for each high-side switch and a pull-down current for each low-side switch is turned on (open-load detection current  $I_{\rm HS1-6}$ ,  $I_{\rm LS1-6}$ ). If  $V_{\rm VS}-V_{\rm HS1-6}$  or  $V_{\rm LS1-6}$  is lower than the open-load detection threshold (open-load condition), the corresponding bit of the output in the output register is set to high. Switching on an output stage with OLD bit set to low disables the open-load function for this output.

### 6. Overtemperature Protection

If the junction temperature exceeds the thermal prewarning threshold,  $T_{jPW \, set}$ , the temperature prewarning bit (TP) in the output register is set. When temperature falls below the thermal prewarning threshold  $T_{jPW \, reset}$ , the bit TP is reset. The TP bit can be read without transferring a complete 16-bit data word: with CS = high to low, the state of TP appears at Pin DO. After the microcontroller has read this information, CS is set high and the data transfer is interrupted without affecting the state of input and output registers.

If the junction temperature exceeds the thermal shutdown threshold  $T_{j \text{ switch off}}$ , the outputs are disabled and all bits in the output register are set high. The outputs can be enabled again when the temperature falls below the thermal shutdown threshold,  $T_{j \text{ switch on}}$ , and when a high has been written to the SRR bit in the input register. Thermal prewarning and shutdown threshold have hysteresis.

### 7. Short-circuit Protection

The output currents are limited by a current regulator. Current limitation takes place when the over-current limitation and shutdown threshold ( $I_{HS1-6}$ ,  $I_{LS1-6}$ ) are reached. Simultaneously, an internal timer is started. The shorted output is disabled during a permanent short when the delay time ( $t_{dSd}$ ) programmed by the Short-Circuit Timer (SCT) bit is reached. Additionally, the Short-Circuit Detection (SCD) bit is set. If the temperature prewarning bit TP in the output register is set during a short, the shorted output is disabled immediately and SCD bit is set. By writing a high to the SRR bit in the input register, the SCD bit is reset and the disabled outputs are enabled.

### 7.1 Inhibit

There are two ways to disable the U6815BM:

- Set bit SI in the input register to zero
- 2. Switch Pin 17 (INH) to 0V

In both cases, all output stages are turned off but the serial interface stays active. The output stages can be activated again by bit SI = 1 or by pin 17 (INH) switched back to 5V.

# 8. Absolute Maximum Ratings

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. All values refer to GND pins.

| Parameters                                               | Pins                                  | Symbol                                                               | Value                     | Unit |
|----------------------------------------------------------|---------------------------------------|----------------------------------------------------------------------|---------------------------|------|
| Supply voltage                                           | 5, 10                                 | V <sub>VS</sub>                                                      | -0.3 to +40               | V    |
| Supply voltage, t < 0.5s; I <sub>S</sub> > -2A           | 5, 10                                 | V <sub>VS</sub>                                                      | -1                        | V    |
| Supply voltage difference                                | $ V_{S\_Pin5} - V_{S\_Pin10} $        | $\Delta V_{VS}$                                                      | 150                       | mV   |
| Supply current                                           | 5, 10                                 | I <sub>VS</sub>                                                      | 1.4                       | Α    |
| Supply current, t < 200 ms                               | 5, 10                                 | I <sub>vs</sub>                                                      | 2.6                       | Α    |
| Logic supply voltage                                     | 19                                    | V <sub>vcc</sub>                                                     | -0.3 to +7                | V    |
| Input voltage                                            | 17                                    | V <sub>INH</sub>                                                     | -0.3 to +17               | V    |
| Logic input voltage                                      | 24 to 26                              | $V_{DI,}V_{CLK,}V_{CS}$                                              | $-0.3$ to $V_{VCC} + 0.3$ | V    |
| Logic output voltage                                     | 18                                    | $V_{DO}$                                                             | $-0.3$ to $V_{VCC} + 0.3$ | V    |
| Input current                                            | 17, 24 to 26                          | I <sub>INH,</sub> I <sub>DI,</sub> I <sub>CLK,</sub> I <sub>CS</sub> | -10 to +10                | mA   |
| Output current                                           | 18                                    | I <sub>DO</sub>                                                      | -10 to +10                | mA   |
| Output current                                           | 1 to 4, 11 to 16                      | I <sub>LS1 to</sub> I <sub>LS6</sub>                                 | Internally limited (see   | mA   |
| Output current                                           | 27, 28                                | I <sub>HS1 to</sub> I <sub>HS6</sub>                                 | output specification)     | mA   |
| Output voltage                                           | 2, 3, 12, 13, 15, 28                  | HS1 to HS6                                                           | -0.3 to +40               | V    |
| Output voltage                                           | 1, 4, 11, 14, 16, 27                  | LS1 to LS6                                                           | -0.3 10 +40               | V    |
| Reverse conducting current (t <sub>pulse</sub> = 150 μs) | 2, 3, 12, 13, 15,<br>28 towards 5, 10 | I <sub>HS1 to</sub> I <sub>HS6</sub>                                 | 17                        | А    |
| Junction temperature range                               |                                       | T <sub>j</sub>                                                       | -40 to +150               | °C   |
| Storage temperature range                                |                                       | T <sub>stg</sub>                                                     | -55 to +150               | °C   |

### 9. Thermal Resistance

All values refer to GND pins

| Parameters                                                | Symbol            | Value | Unit |
|-----------------------------------------------------------|-------------------|-------|------|
| Junction - pin, measured to GND, Pins 6 to 9 and 20 to 23 | R <sub>thJP</sub> | 25    | K/W  |
| Junction ambient                                          | R <sub>thJA</sub> | 65    | K/W  |

### 10. Operating Range

All values refer to GND pins

| Parameters                       | Pins            | Symbol                                                           | Min.                | Тур. | Max.              | Unit |
|----------------------------------|-----------------|------------------------------------------------------------------|---------------------|------|-------------------|------|
| Supply voltage                   | 5, 10           | V <sub>VS</sub>                                                  | V <sub>UV</sub> (1) |      | 40 <sup>(2)</sup> | V    |
| Logic supply voltage             | 19              | $V_{VCC}$                                                        | 4.5                 | 5    | 5.5               | V    |
| Logic input voltage              | 17, 24 to<br>26 | $V_{\text{INH}}, V_{\text{DI}}, V_{\text{CLK}}, \ V_{\text{CS}}$ | -0.3                |      | V <sub>VCC</sub>  | V    |
| Serial interface clock frequency | 25              | f <sub>CLK</sub>                                                 |                     |      | 2                 | MHz  |
| Junction temperature             |                 | $T_j$                                                            | -40                 |      | +150              | °C   |

Notes: 1. Threshold for undervoltage detection

2. Output disabled for  $V_{VS} > V_{OV}$  (threshold for overvoltage detection)





# 11. Noise and Surge Immunity

| Parameters               | Test Conditions            | Value                  |
|--------------------------|----------------------------|------------------------|
| Conducted interferences  | ISO 7637-1                 | level 4 <sup>(1)</sup> |
| Interference suppression | VDE 0879 Part 2            | level 5                |
| ESD (human body model)   | MIL-STD-883D Method 3015.7 | 2 kV                   |
| ESD (machine model)      | EOS/ESD - S 5.2            | 150V                   |

Note: 1. Test pulse 5: V<sub>Smax</sub> = 40V

### 12. Electrical Characteristics

 $7.5V < V_{VS} < 40V; \ 4.\underline{5}V < V_{VCC} < 5.5V; \ INH = High; -40^{\circ}C < Tj < \underline{150^{\circ}C}; \ unless \ otherwise \ specified, \ all \ values \ refer \ to \ GND \ pins.$ 

| Parameters                             | Test Conditions/Pins                                           | Symbol                            | Min. | Тур. | Max. | Unit |
|----------------------------------------|----------------------------------------------------------------|-----------------------------------|------|------|------|------|
| Current Consumption                    |                                                                |                                   |      |      |      |      |
| Quiescent current (V <sub>S</sub> )    | V <sub>VS</sub> < 16V, INH or bit SI = low<br>Pins 5, 10       | I <sub>VS</sub>                   |      |      | 40   | μА   |
| Quiescent current (V <sub>CC</sub> )   | 4.5V < V <sub>VCC</sub> < 5.5V,<br>INH or bit SI = low, pin 19 | I <sub>vcc</sub>                  |      |      | 20   | μΑ   |
| Supply current (V <sub>S</sub> )       | V <sub>VS</sub> < 16V, pins 5, 10<br>all output stages off     | I <sub>VS</sub>                   |      | 0.8  | 1.2  | mA   |
| normal operating                       | All output stages on, no load                                  | I <sub>VS</sub>                   |      |      | 10   | mA   |
| Supply current (V <sub>CC</sub> )      | 4.5V < V <sub>VCC</sub> < 5.5V,<br>normal operating, pin 19    | I <sub>vcc</sub>                  |      |      | 150  | μΑ   |
| Internal Oscillator Frequency          |                                                                |                                   |      | •    |      |      |
| Frequency (time-base for delay timers) |                                                                | f <sub>osc</sub>                  | 19   |      | 45   | kHz  |
| Over- and Undervoltage Detection       | , Power-on Reset                                               |                                   |      |      | '    |      |
| Power-on reset threshold               | Pin 19                                                         | V <sub>VCC</sub>                  | 3.4  | 3.9  | 4.4  | V    |
| Power-on reset delay time              | After switching on V <sub>VCC</sub>                            | t <sub>dPor</sub>                 | 30   | 95   | 160  | μs   |
| Undervoltage detection threshold       | Pins 5, 10                                                     | V <sub>UV</sub>                   | 5.5  |      | 7.0  | V    |
| Undervoltage detection hysteresis      | Pins 5, 10                                                     | $\Delta V_{UV}$                   |      | 0.4  |      | V    |
| Undervoltage detection delay           |                                                                | t <sub>dUV</sub>                  | 7    |      | 21   | ms   |
| Overvoltage detection threshold        | Pins 5, 10                                                     | V <sub>OV</sub>                   | 18   |      | 22.5 | V    |
| Overvoltage detection hysteresis       | Pins 5, 10                                                     | $\Delta V_{OV}$                   |      | 1    |      | V    |
| Overvoltage detection delay            | Input register, Bit 14 (SCT) = high                            | t <sub>dOV</sub>                  | 7    |      | 21   | ms   |
| Overvoltage detection delay            | Input register, Bit 14 (SCT) = low                             | t <sub>dOV</sub>                  | 1.75 |      | 5.25 | ms   |
| Thermal Prewarning and Shutdow         | n                                                              |                                   |      |      |      |      |
| Thermal prewarning, set                |                                                                | T <sub>jPWset</sub>               | 125  | 145  | 165  | °C   |
| Thermal prewarning, reset              |                                                                | T <sub>jPWreset</sub>             | 105  | 125  | 145  | °C   |
| Thermal prewarning hysteresis          |                                                                | $\Delta T_{jPW}$                  |      | 20   |      | K    |
| Thermal shutdown, off                  |                                                                | T <sub>j switch off</sub>         | 150  | 170  | 190  | °C   |
| Thermal shutdown, on                   |                                                                | T <sub>j switch on</sub>          | 130  | 150  | 170  | °C   |
| Thermal shutdown hysteresis            |                                                                | $\Delta T_{j \text{ switch off}}$ |      | 20   |      | K    |

Notes: 1. Only valid for version U6815BM-N.

2. Delay time between rising edge of CS after data transmission and switch-on output stages to 90% of final level.

# 12. Electrical Characteristics (Continued)

 $\frac{7.5 \text{V} < \text{V}_{\text{VS}} < 40 \text{V}; \ 4.5 \text{V} < \text{V}_{\text{VCC}} < 5.5 \text{V}; \ \text{INH} = \text{High}; -40 ^{\circ}\text{C} < \text{Tj} < 150 ^{\circ}\text{C}; \ \text{unless otherwise specified, all values refer to GND pins.}$ 

| Parameters                                           | Test Conditions/Pins                                                             | Symbol                                              | Min.                 | Тур. | Max.                     | Unit      |
|------------------------------------------------------|----------------------------------------------------------------------------------|-----------------------------------------------------|----------------------|------|--------------------------|-----------|
| Ratio thermal shutdown, off/thermal prewarning, set  |                                                                                  | T <sub>j switch off/</sub><br>T <sub>jPW set</sub>  | 1.05                 | 1.17 |                          |           |
| Ratio thermal shutdown, on/thermal prewarning, reset |                                                                                  | T <sub>j switch on/</sub><br>T <sub>jPW reset</sub> | 1.05                 | 1.2  |                          |           |
| Output Specification (LS1 to LS6, F                  | IS1 to HS6), 7.5V < V <sub>VS</sub> < V <sub>OV</sub>                            |                                                     | <u> </u>             |      |                          |           |
| On resistance, low                                   | I <sub>Out</sub> = 600 mA,<br>Pins 1, 4, 11, 14, 16 and 27                       | R <sub>DS On L</sub>                                |                      |      | 1.5                      | Ω         |
| On resistance, high                                  | I <sub>Out</sub> = -600 mA,<br>Pins 2, 3, 12, 13, 15 and 28                      | R <sub>DS On H</sub>                                |                      |      | 2.0                      | Ω         |
| Output clamping voltage                              | I <sub>LS1-6</sub> = 50 mA,<br>Pins 1, 4, 11, 14, 16, 27                         | V <sub>LS1-6</sub>                                  | 40                   |      | 60                       | V         |
| Output leakage current                               | V <sub>LS1-6</sub> = 40V, all output stages off,<br>Pins 1, 4, 11, 14, 16 and 27 | I <sub>LS1-6</sub>                                  |                      |      | 10                       | μА        |
| Output leakage culterit                              | V <sub>HS1-6</sub> = 0V, all output stages off,<br>Pins 2, 3, 12, 13, 15 and 28  | I <sub>HS1-6</sub>                                  | -10                  |      |                          | μА        |
| Inductive shutdown energy <sup>(1)</sup>             | Pins 1-4, 11-16, 27 and 28                                                       | W <sub>outx</sub>                                   |                      |      | 15                       | mJ        |
| Output voltage edge steepness                        | Pins 1-4, 11-16, 27 and 28                                                       | dV <sub>LS1-6</sub> /dt<br>dV <sub>HS1-6</sub> /dt  | 50                   | 200  | 400                      | mV/μ<br>s |
| Overcurrent limitation and shutdown                  | Pins 1, 4, 11, 14, 16 and 27                                                     | I <sub>LS1-6</sub>                                  | 650                  | 950  | 1250                     | mA        |
| threshold                                            | Pins 2, 3, 12, 13,15 and 28                                                      | I <sub>HS1-6</sub>                                  | -1250                | -950 | -650                     | mA        |
| Overcurrent shutdown delay time                      | Input register, bit 14 (SCT) = high                                              | t <sub>dSd</sub>                                    | 70                   | 100  | 140                      | ms        |
| Overcurrent strataown delay time                     | Input register, bit 14 (SCT) = low                                               | t <sub>dSd</sub>                                    | 8.75                 |      | 17.5                     | ms        |
| Open-load detection current                          | Input register, bit 13 (OLD) = low, output off, pins 1, 4, 11, 14, 16, 27        | I <sub>LS1-6</sub>                                  | 60                   |      | 200                      | μΑ        |
| Open-load detection current                          | Input register, bit 13 (OLD) = low, output off, pins 2, 3, 12, 13, 15, 28        | I <sub>HS1-6</sub>                                  | -150                 |      | -30                      | μА        |
| Open-load detection current ratio                    |                                                                                  | I <sub>LS1-6/</sub><br>I <sub>HS1-6</sub>           | 1.2                  |      |                          |           |
| Open-load detection threshold                        | Input register, bit 13 (OLD) = low, output off, pins 1, 4, 11, 14, 16, 27        | V <sub>LS1-6</sub>                                  | 0.6                  |      | 4                        | V         |
| Open-load detection timeshold                        | Input register, bit 13 (OLD) = low, output off, pins 2, 3, 12, 13, 15, 28        | $V_{VS-} \ V_{HS1-6}$                               | 0.6                  |      | 4                        | V         |
| Output switch on delay (2)                           | $R_{Load} = 1 k\Omega$                                                           | t <sub>don</sub>                                    |                      |      | 0.5                      | ms        |
| Output switch on delay V                             | $R_{Load} = 1 k\Omega$                                                           | t <sub>doff</sub>                                   |                      |      | 1                        | ms        |
| Inhibit Input                                        |                                                                                  |                                                     |                      |      |                          |           |
| Input voltage low level threshold                    | Pin 17                                                                           | V <sub>IL</sub>                                     | $0.3 \times V_{VCC}$ |      |                          | V         |
| Input voltage high level threshold                   | Pin 17                                                                           | V <sub>IH</sub>                                     |                      |      | 0.7×<br>V <sub>VCC</sub> | V         |
| Hysteresis of input voltage                          | Pin 17                                                                           | $\Delta V_{l}$                                      | 100                  |      | 700                      | mV        |
| Pull-down current                                    | V <sub>INH</sub> = V <sub>VCC,</sub> pin 17                                      | I <sub>PD</sub>                                     | 10                   |      | 80                       | μΑ        |

Notes: 1. Only valid for version U6815BM-N.

2. Delay time between rising edge of CS after data transmission and switch-on output stages to 90% of final level.





### 12. Electrical Characteristics (Continued)

 $7.5V < V_{VS} < 40V$ ;  $4.5V < V_{VCC} < 5.5V$ ; INH = High;  $-40^{\circ}C < Tj < 150^{\circ}C$ ; unless otherwise specified, all values refer to GND pins.

| Parameters                             | Test Conditions/Pins                                  | Symbol            | Min.                      | Тур. | Max.                 | Unit |  |  |  |  |  |
|----------------------------------------|-------------------------------------------------------|-------------------|---------------------------|------|----------------------|------|--|--|--|--|--|
| Serial Interface - Logic Inputs (DI, C | Serial Interface - Logic Inputs (DI, CLK, CS)         |                   |                           |      |                      |      |  |  |  |  |  |
| Input voltage low level threshold      | Pins 24 to 26                                         | V <sub>IL</sub>   | 0.3 ×<br>V <sub>VCC</sub> |      |                      | V    |  |  |  |  |  |
| Input voltage high level threshold     | Pins 24 to 26                                         | V <sub>IH</sub>   |                           |      | $0.7 \times V_{VCC}$ | V    |  |  |  |  |  |
| Hysteresis of input voltage            | Pins 24 to 26                                         | $\Delta V_{I}$    | 50                        |      | 500                  | mV   |  |  |  |  |  |
| Pull-down current, Pins DI and CLK     | $V_{DI}$ , $V_{CLK} = V_{VCC}$ , pins 25, 26          | I <sub>PDSI</sub> | 2                         |      | 50                   | μΑ   |  |  |  |  |  |
| Pull-up current Pin CS                 | V <sub>CS</sub> = 0V, pin 24                          | I <sub>PUSI</sub> | -50                       |      | -2                   | μΑ   |  |  |  |  |  |
| Serial Interface - Logic Output (DO)   |                                                       |                   |                           |      |                      |      |  |  |  |  |  |
| Output voltage low level               | I <sub>OL</sub> = 3 mA, pin 18                        | $V_{DOL}$         |                           |      | 0.5                  | V    |  |  |  |  |  |
| Output voltage high level              | I <sub>OL</sub> = -2 mA, pin 18                       | V <sub>DOH</sub>  | V <sub>VCC</sub> –<br>1V  |      |                      | V    |  |  |  |  |  |
| Leakage current (tristate)             | $V_{CS} = V_{VCC}$ , $0V < V_{DO} < V_{VCC}$ , pin 18 | I <sub>DO</sub>   | -10                       |      | 10                   | mA   |  |  |  |  |  |

Notes: 1. Only valid for version U6815BM-N.

# 13. Serial Interface - Timing

| Parameters                      | Test Conditions                        | Timing Chart No. <sup>(1)</sup> | Symbol                | Min. | Тур. | Max. | Unit |
|---------------------------------|----------------------------------------|---------------------------------|-----------------------|------|------|------|------|
| DO enable after CS falling edge | C <sub>DO</sub> = 100 pF               | 1                               | t <sub>ENDO</sub>     |      |      | 200  | ns   |
| DO disable after CS rising edge | C <sub>DO</sub> = 100 pF               | 2                               | t <sub>DISDO</sub>    |      |      | 200  | ns   |
| DO fall time                    | C <sub>DO</sub> = 100 pF               | _                               | t <sub>DOf</sub>      |      |      | 100  | ns   |
| DO rise time                    | C <sub>DO</sub> = 100 pF               | _                               | t <sub>DOr</sub>      |      |      | 100  | ns   |
| DO valid time                   | C <sub>DO</sub> = 100 pF               | 10                              | t <sub>DOVal</sub>    |      |      | 200  | ns   |
| CS setup time                   |                                        | 4                               | t <sub>CSSethl</sub>  | 225  |      |      | ns   |
| CS setup time                   | $V_{DO} < 0.2 \times V_{VCC}$          | 8                               | t <sub>CSSetlh</sub>  | 225  |      |      | ns   |
| CC high time                    | Input register,<br>Bit 14 (SCT) = high | 9                               | t <sub>CSh</sub>      | 140  |      |      | ms   |
| CS high time                    | Input register,<br>Bit 14 (SCT) = low  | 9                               | t <sub>CSh</sub>      | 17.5 |      |      | ms   |
| CLK high time                   |                                        | 5                               | t <sub>CLKh</sub>     | 225  |      |      | ns   |
| CLK low time                    |                                        | 6                               | t <sub>CLKI</sub>     | 225  |      |      | ns   |
| CLK period time                 |                                        | _                               | t <sub>CLKp</sub>     | 500  |      |      | ns   |
| CLK setup time                  |                                        | 7                               | t <sub>CLKSethl</sub> | 225  |      |      | ns   |
| CLK setup time                  |                                        | 3                               | t <sub>CLKSetlh</sub> | 225  |      |      | ns   |
| DI setup time                   |                                        | 11                              | t <sub>DIset</sub>    | 40   |      |      | ns   |
| DI hold time                    |                                        | 12                              | t <sub>DIHold</sub>   | 40   |      |      | ns   |

Note: 1. see Figure 13-1 on page 11

<sup>2.</sup> Delay time between rising edge of CS after data transmission and switch-on output stages to 90% of final level.

Figure 13-1. Serial Interface Timing Diagram with Chart Numbers



Inputs DI, CLK, CS: High level =  $0.7 \times V_{CC}$ , Low level =  $0.3 \times V_{CC}$ Output DO: High level =  $0.8 \times V_{CC}$ , Low level =  $0.2 \times V_{CC}$ 

For chart numbers, see Table "Serial Interface – Timing" on page 10.



Figure 13-2. Application Circuit



### 14. Application Notes

It is strongly recommended to connect the blocking capacitors at  $V_{CC}$  and  $V_{S}$  as close as possible to the power supply and GND pins.

Recommended value for capacitors at V<sub>S</sub>:

Electrolythic capacitor  $C > 22 \,\mu\text{F}$  in parallel with a ceramic capacitor  $C = 100 \,\text{nF}$ . Value for electrolytic capacitor depends on external loads, conducted interferences, and reverse conducting current  $I_{\text{HSx}}$  (see table Absolute Maximum Ratings).

Recommended value for capacitors at V<sub>CC</sub>:

Electrolythic capacitor C > 10  $\mu$ F in parallel with a ceramic capacitor C = 100 nF. To reduce thermal resistance, it is recommended to place cooling areas on the PCB as close as possible to the GND pins.

# 15. Ordering Information

| Extended Type Number | Package | Remarks                   |
|----------------------|---------|---------------------------|
| U6815BM-NFLY         | SO28    | Tubed, Pb-free            |
| U6815BM-NFLG3Y       | SO28    | Taped and reeled, Pb-free |

# 16. Package Information



# 17. Revision History

Please note that the following page numbers referred to in this section refer to the specific revision mentioned, not to this document.

| Revision No.    | History                                                              |  |
|-----------------|----------------------------------------------------------------------|--|
| 4545D-BCD-04/09 | Put datasheet in a new template                                      |  |
|                 | Absolute Maximum Ratings table changed                               |  |
| 4545C-BCD-09/05 | Put datasheet in a new template                                      |  |
|                 | Pb-free logo on page 1 added                                         |  |
|                 | New heading rows on Table "Absolute Maximum Ratings" on page 7 added |  |
|                 | Table "Ordering Information" on page 13 changed                      |  |





### Headquarters

Atmel Corporation

2325 Orchard Parkway San Jose, CA 95131 USA

JSA

Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

### International

Atmel Asia

Unit 1-5 & 16, 19/F BEA Tower, Millennium City 5 418 Kwun Tong Road Kwun Tong, Kowloon

Hong Kong

Tel: (852) 2245-6100 Fax: (852) 2722-1369 Atmel Europe

Le Krebs 8, Rue Jean-Pierre Timbaud

BP 309 78054

Saint-Quentin-en-Yvelines Cedex

France

Tel: (33) 1-30-60-70-00 Fax: (33) 1-30-60-71-11

Atmel Japan

9F, Tonetsu Shinkawa Bldg.

1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033

Japan

Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

### **Product Contact**

Web Site

www.atmel.com

Technical Support

auto\_control@atmel.com

Sales Contact

www.atmel.com/contacts

Literature Requests

www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

© 2009 Atmel Corporation. All rights reserved. Atmel logo and combinations thereof, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.