### Features

- Wake-up Function for a Microcontroller with Preamble Detection
- 1 mV<sub>rms</sub> Sensitivity
- 1 µA Standby Current
- Power Supply: 2V to 3.8V
- Baud Rate: up to 4 kbps (ASK Modulation)
- Operation Temperature: up to 125°C
- Withstands +175°C
- Few External Components

# Application

• Tire Pressure Monitoring (TPM)

## 1. Description

The ATA5283 is a 125 kHz ultra-low power receiver used for the wake-up function of Tire Pressure Monitoring (TPM) application. The sensitive input stage of the IC amplifies and demodulates the carrier signal from the antenna coil to a digital output signal for a microcontroller. During the standby mode the preamble detection unit monitors the incoming signal and activates the wake-up output and the data output, if the IC receives a proper 125 kHz carrier signal.

By combining the IC with an antenna coil, a microcontroller, an RF transmitter/transceiver, a battery, temperature- and pressure sensor, it is possible to design a complete Tire Pressure Monitoring system (TPM).

### Figure 1-1. Block Diagram





Interface IC for 125 kHz Wake-up Function

# ATA5283

4598H-AUTO-03/07



# 2. Pin Configuration

Figure 2-1. Pinning TSSOP8L



#### Figure 2-2. Pin Description

| Pin | Symbol   | Function                                      |
|-----|----------|-----------------------------------------------|
| 1   | COIL     | Antenna coil input                            |
| 2   | TST1     | Test pin (reserved)                           |
| 3   | TST2     | Test pin (reserved)                           |
| 4   | VSS      | Signal ground                                 |
| 5   | RESET    | External reset input                          |
| 6   | N_DATA   | Data signal                                   |
| 7   | N_WAKEUP | Low active wake-up signal for microcontroller |
| 8   | VDD      | Battery voltage                               |

# ATA5283

### 3. Functional Description

The ATA5283 is an ultra-low power ASK receiver. Without a carrier signal it operates in the standby listen mode. In this mode it monitors the coil input with a very low current consumption. To activate the IC and the connected control unit, the transmitting stage must send the preamble carrier burst. After a preamble is detected the IC is activated. It adapts the gain of the input stage and enables the wake-up and the data output. The first gap at the end of the preamble generates a wake-up signal for the microcontroller. After that the receiver outputs the data signal at N\_DATA. To return the IC into the standby listen mode it must be reset via the RESET input.

### 3.1 AGC Amplifier

The input stage contains an Automatic Gain Control (AGC) amplifier to amplify the input signal from the coil. The gain is adjusted by the automatic gain control circuit if a preamble signal is detected. The high dynamic range of the AGC enables the IC to operate with input signals from  $1 \text{ mV}_{rms}$  to  $1.1 \text{V}_{rms}$ . After the AGC settling time the amplifier output delivers a 125 kHz signal with an amplitude adjusted for the following evaluation circuits' preamble detection, signal conditioner, wake-up.

### 3.2 Preamble Detection

Before data transmission the IC stays in standby listen mode. To prevent the circuit from unintended operations in a noisy environment the preamble detection circuit checks the input signal. A valid signal is detected by a counter after 192 carrier periods without interrupts. Short interrupts which are suppressed by the signal conditioner are tolerated. When a valid carrier (preamble) is found the circuit starts the automatic gain control. It requires up to 512 carrier periods to settling. The complete preamble should have 704 carrier periods minimum. The preamble is terminated and the data transfer is started with the first gap (Start Gap) in the carrier (see Figure 3-1).



Figure 3-1. Communication Protocol





### 3.3 Automatic Gain Control

For a correct demodulation the signal conditioner needs appropriate internal signal amplitude. To control the input signal the ATA5283 has a build in digital AGC. The gain control circuit regulates the internal signal amplitude to the reference value (Ref2, Figure 3-2). It decreases the gain by one step if the internal signal exceeds the reference level for two periods and it increases the gain by one step if eight periods do not achieve the reference level. In the standby listen mode the gain is reset to the maximum value. If a valid preamble signal (192 valid carrier clocks) is detected the automatic gain control is activated.

Note: With the variation of the gain the coil input impedance changes from high impedance to minimal 143 k $\Omega$  because of the internal regulator circuit (see Figure 3-8 on page 8).



#### Figure 3-2. Automatic Gain Control

### 3.4 Signal Conditioner

The signal conditioner demodulates the amplifier output signal and converts it to a binary signal. It compares the carrier signal with the 50% reference level (see Ref1 in Figure 3-3) and delivers a logical 1, if the carrier signal stays below the reference and a logical 0, if it exceeds the reference level. A smoothing filter suppress the space between the half-waves as well as a few missing periods in the carrier and glitches during the gaps.

The output signal of the signal conditioner is used as the internal data signal for the data output, the wake-up logic and the preamble detection.

The timing of the demodulated data signal is delayed related to the signal at the transmitting end. This delay is a function of the carrier frequency, the behavior of the smoothing filter and the antenna Q-factor. The smoothing filter causes a delay of 3 to 6 periods (see  $t_b$  and  $t_d$  in Figure 3-3). The rest of the delay is caused by the build-up time of the antenna signal and is conditioned on the Q-factor (see  $t_a$  and  $t_c$  in Figure 3-3).





The following diagrams show the delay of the data signal as a function of the antenna Q-factor.

Figure 3-4. Turn On Delay Time (t<sub>ON</sub>) versus Antenna Q-Factor











#### 3.5 Data Output

The data output N\_DATA outputs the demodulated and digitized LF signal according to the envelope of the antenna input signal. In the standby mode the N\_DATA output is disabled and set to level 1. It is enabled by the wake-up signal and it outputs 1 level if the IC detects the carrier signal and a 0 level during the gaps (see Figure 3-1 on page 3).

As the circuit does not check the received data (except the preamble), it is up to the user to choose the kind of encoding (pulse distance, Manchester, bi-phase...) wanted.

#### 3.6 Wake-up Signal

The wake-up signal (N\_WAKEUP) indicates that the ATA5283 has detected the end of a preamble signal and has left the standby mode. It can be used as a wake-up or a chip select signal for an external device (see Figure 3-1 on page 3).

After a preamble is detected the first valid gap (Start Gap) sets the N\_WAKEUP output to low and enables the data output N\_DATA. The N\_WAKEUP holds the low level until the IC is reset to the standby mode by a reset signal.

#### 3.7 Reset

The IC is reset either by the internal POR circuit during a power on sequence or by a high pulse at the RESET pin. After the reset all internal counters are in the initial state and the IC is in the standby listen mode.

The POR circuit generates a reset while the supply voltage  $V_{DD}$  is below the power on reset threshold  $V_{POR}$  and release the function of the IC if  $V_{DD}$  exceeds this threshold.

A high signal at the RESET pin resets the complete circuit. If the IC is activated a reset signal is necessary to activate the standby listen mode.

The RESET pin can also be used to hold the IC in a power down state. In this state the IC is out of operation and the current consumption is below the standby current.

Note: The RESET pin is high impedance CMOS input. To avoid floating effects like undefined input states and malfunctions it should not be open.

### 3.8 Standby Listen Mode

In the standby listen mode the IC monitors the coil input with a very low current consumption. The automatic gain control is switched off and the gain is set to the maximum value. The N\_DATA and the N\_WAKEUP output are set to a high level.

Before the controller enters its standby mode after the communication, it should activate the standby listen mode of the ATA5283 with a reset signal. This measure ensures that the IC enters the power saving standby mode and that the IC wakes the controller correctly with the next preamble signal.

### 3.9 Applications

Figure 3-6 shows a typical TPM application of the ATA5283. Combined with the antenna resonant circuit the ATA5283 is used as wake-up receiver for the microcontroller and the connected temperature- and pressure-sensor.

Note: To avoid supply voltage ripples to affect the microcontroller, an RC filter (R1 =  $100\Omega$ , C1 = 10 nF) is recommended.



#### Figure 3-6. Application













# 4. Absolute Maximum Ratings

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Parameters                         | Symbol            | Value                                              | Unit |  |
|------------------------------------|-------------------|----------------------------------------------------|------|--|
| Power supply                       | V <sub>DD</sub>   | –0.3 to +6.5                                       | V    |  |
| Input voltage (except coil inputs) | V <sub>IN</sub>   | $V_{\rm SS} - 0.3 < V_{\rm IN} < V_{\rm DD} + 0.3$ | V    |  |
| Input current coil                 | I <sub>CI</sub>   | ±10                                                | mA   |  |
| Input voltage coil                 | V <sub>CI</sub>   | $V_{DD} - 3.5 < V_{CI} < V_{DD} + 3.5$             | V    |  |
| ESD protection (human body)        | V <sub>ESD</sub>  | 4                                                  | kV   |  |
| Operating temperature range        | T <sub>amb</sub>  | -40 to +125                                        | °C   |  |
| Withstanding 175°C                 | t <sub>TEMP</sub> | 30                                                 | min. |  |
| Storage temperature range          | T <sub>stg</sub>  | -40 to +150                                        | °C   |  |
| Soldering temperature              | T <sub>sld</sub>  | 260                                                | °C   |  |

## 5. Thermal Resistance

| Parameters                          | Symbol            | Value | Unit |
|-------------------------------------|-------------------|-------|------|
| Thermal resistance junction ambient | R <sub>thJA</sub> | 210   | K/W  |

# 6. Operating Range

| Parameters                  | Symbol          | Value       | Unit |  |
|-----------------------------|-----------------|-------------|------|--|
| Power supply range          | V <sub>DD</sub> | 2 to 3.8    | V    |  |
| Operating temperature range | T <sub>OP</sub> | -40 to +125 | °C   |  |



| (A | ) |
|----|---|

# 7. Electrical Characteristics

 $V_{SS} = 0V$ ,  $V_{DD} = 2V$  to 3.8V,  $T_{amb} = -40^{\circ}$  C to +105°C, characterized up to 125°C, unless other specified

| No. | Parameters                                         | Test Conditions                                        | Pin               | Symbol            | Min. | Тур. | Max. | Unit              | Type* |
|-----|----------------------------------------------------|--------------------------------------------------------|-------------------|-------------------|------|------|------|-------------------|-------|
| 1   | Power Supply and Coil Limi                         | ter                                                    | 1                 | 1                 | U    | 1    | I    |                   | 1     |
| 1.1 | Power supply                                       |                                                        | 8                 | V <sub>DD</sub>   | 2    | 3.2  | 3.8  | V                 | A     |
|     | Reset supply current -40                           |                                                        |                   |                   |      |      | 0.8  | μA                | Α     |
|     | Reset supply current +25                           |                                                        |                   |                   |      |      | 0.8  | μA                | Α     |
| 1.2 | Reset supply current +85                           |                                                        | - 1, 2, 3,<br>_ 8 | I <sub>DDR</sub>  |      | 0.4  | 0.8  | μA                | С     |
|     | Reset supply current +105                          |                                                        |                   |                   |      |      | 1.0  | μA                | Α     |
|     | Reset supply current +125                          |                                                        |                   |                   |      |      | 1.5  | μA                | С     |
|     | Supply current<br>(standby listen mode) –40        |                                                        |                   |                   |      |      | 1.4  | μΑ                | A     |
|     | Supply current<br>(standby listen mode) +25        |                                                        |                   |                   |      |      | 1.5  | μΑ                | Α     |
| 1.3 | Supply current<br>(standby listen mode) +85        |                                                        | 1, 2, 3,<br>8     | I <sub>DDL</sub>  |      | 1.1  | 1.6  | μΑ                | С     |
|     | Supply current<br>(standby listen mode) +105       |                                                        |                   |                   |      |      | 1.6  | μΑ                | Α     |
|     | Supply current<br>(standby listen mode) +125       |                                                        |                   |                   |      |      | 1.7  | μΑ                | С     |
| 1.4 | Supply current with carrier (AGC active) –40       |                                                        | <br>1,2, 3,<br>8  | I <sub>DD</sub>   |      | 2    | 4.0  | μΑ                | A     |
|     | Supply current with carrier (AGC active) +25       |                                                        |                   |                   |      |      | 4.1  | μΑ                | A     |
|     | Supply current with carrier (AGC active) +85       |                                                        |                   |                   |      |      | 4.2  | μΑ                | С     |
|     | Supply current with carrier (AGC active) +105      |                                                        |                   |                   |      |      | 4.2  | μΑ                | A     |
|     | Supply current with carrier (AGC active) +125      |                                                        |                   |                   |      |      | 4.2  | μΑ                | С     |
|     | Coil input voltage referred to                     | $I_{CI} = \pm 1 \text{ mA}$<br>$V_{DD} = 2V$           | 1-3               | B V <sub>C</sub>  |      | ±1.4 |      | Vp                | А     |
| 1.5 | $V_{DD}$ (Input coil limiter for channels X, Y, Z) | $I_{CI} = \pm 1 \text{ mA}$<br>$V_{DD} = 3.2 \text{V}$ |                   |                   |      | ±1.6 |      | Vp                | А     |
|     |                                                    | $I_{CI} = \pm 1 \text{ mA}$<br>$V_{DD} = 3.8 \text{V}$ |                   |                   |      | ±1.8 |      | Vp                | А     |
| 2   | Amplifiers                                         |                                                        |                   |                   |      |      |      |                   | 1     |
| 2.1 | Wake-up sensitivity                                | 125 kHz input signal                                   | 7                 | V <sub>SENS</sub> |      | 1    | 2.2  | mV <sub>rms</sub> | A     |
| 2.2 | Bandwidth                                          | Without coil                                           | 6                 | B <sub>W</sub>    |      | 150  |      | kHz               | С     |
| 2.3 | Upper corner frequency                             | Without coil                                           | 6                 | f <sub>u</sub>    |      | 180  |      | kHz               | С     |
| 2.4 | Lower corner frequency                             | Without coil                                           | 6                 | f <sub>o</sub>    |      | 30   |      | kHz               | С     |
| 2.5 | Input impedance                                    | f = 125 kHz                                            | 1                 | R <sub>IN</sub>   | 143  |      |      | kΩ                | Α     |
| 2.6 | Input capacitance                                  | V <sub>IN</sub> ≥ 1 mV <sub>rms</sub> at<br>125 kHz    | 1                 | C <sub>IN</sub>   |      | 10   |      | pF                | С     |

\*) Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

# **7.** Electrical Characteristics (Continued) $V_{cc} = 0V$ . $V_{DD} = 2V$ to 3.8V. $T_{amb} = -40^{\circ}$ C to +105°C, characterized up to 125°C, unless other specified

| No.   | Parameters                                                      | Test Conditions                                                                                                                                                                                                          | Pin | Symbol                                                                                           | Min.                  | Тур.                         | Max.                | Unit    | Type* |
|-------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------|-----------------------|------------------------------|---------------------|---------|-------|
| 3     | Automatic Gain Control                                          | •                                                                                                                                                                                                                        |     | :                                                                                                |                       |                              | + +                 |         |       |
| 3.1   | Preamble detection time                                         | V <sub>IN</sub> ≥ 3 mV <sub>rms</sub> at<br>125 kHz                                                                                                                                                                      |     | t <sub>DAGC</sub>                                                                                |                       | 192                          |                     | Periods | В     |
| 3.2   | AGC adjustment time                                             | $\label{eq:VIN} \begin{split} f &= 125 \text{ kHz} \\ V_{IN} &= 1 \text{ mV}_{rms} \\ V_{IN} &= 3 \text{ mV}_{rms} \\ V_{IN} &= 30 \text{ mV}_{rms} \\ V_{IN} &= 100 \text{ mV}_{rms} \\ V_{IN} &= 1V_{rms} \end{split}$ |     | t <sub>AGC</sub><br>t <sub>AGC</sub><br>t <sub>AGC</sub><br>t <sub>AGC</sub><br>t <sub>AGC</sub> |                       | 0<br>48<br>220<br>292<br>450 | 512                 | Periods | С     |
| 3.3   | Signal change rate<br>(gap detection)                           | Coil input signal 100%<br>to 37% (τ)                                                                                                                                                                                     | 1   | t <sub>EOS</sub>                                                                                 |                       |                              | 20                  | Periods | С     |
| 3.4   | AGC correction time                                             | Coil input signal:<br>50 to 100% changing                                                                                                                                                                                | 1   | t <sub>CORR</sub>                                                                                |                       |                              | 52                  | Periods | С     |
| 0.1   | (no gap detection)                                              | Coil input signal:<br>100 to 50% changing                                                                                                                                                                                | 1   | t <sub>CORR</sub>                                                                                |                       |                              | 208                 | Periods | С     |
| 3.5   | Data rate (Q < 20)                                              | 125 kHz ASK                                                                                                                                                                                                              |     | DR                                                                                               |                       | 4                            |                     | Kb/s    | А     |
| 3.6   | Delay time RF signal to data                                    | 125 kHz ASK                                                                                                                                                                                                              |     | t <sub>ON</sub>                                                                                  |                       | 40                           |                     | μs      | А     |
| 3.7   | Delay time RF signal to data                                    | 125 kHz ASK                                                                                                                                                                                                              |     | t <sub>OFF</sub>                                                                                 |                       | 40                           |                     | μs      | А     |
| 4     | Interface                                                       | 11                                                                                                                                                                                                                       |     | 1                                                                                                |                       |                              | 1                   |         |       |
| 4.1   | Reset input level high                                          |                                                                                                                                                                                                                          | 5   | V <sub>HRESET</sub>                                                                              | $0.8 	imes V_{ m DD}$ |                              | $V_{DD}$            | V       | А     |
| 4.1.1 | Reset pulse width                                               | $V_{RESET} = V_{DD}$                                                                                                                                                                                                     | 5   | t <sub>RESET</sub>                                                                               | 20                    |                              |                     | μs      | А     |
| 4.2   | Reset input level low                                           |                                                                                                                                                                                                                          | 5   | V <sub>LRESET</sub>                                                                              | 0                     |                              | $0.2 \times V_{DD}$ | V       | С     |
| 4.3   | Reset input leakage current low                                 | $V_{\text{RESET}} = V_{\text{SS}}$                                                                                                                                                                                       | 5   | I <sub>IL</sub>                                                                                  | -0.2                  |                              | 0                   | μΑ      | А     |
| 4.4   | Reset input leakage current<br>high                             | $V_{\text{RESET}} = V_{\text{DD}}$                                                                                                                                                                                       | 5   | I <sub>IH</sub>                                                                                  | 0                     |                              | 0.2                 | μΑ      | А     |
| 4.5   | N_WAKEUP output level high                                      | $I_{NWAKEUP} = -100 \ \mu A$                                                                                                                                                                                             | 7   | V <sub>HNWAKE</sub>                                                                              | $0.8 	imes V_{ m DD}$ |                              | V <sub>DD</sub>     | V       | А     |
| 4.6   | N_WAKEUP output level low                                       | $I_{NWAKEUP} = 100 \ \mu A$                                                                                                                                                                                              | 7   | V <sub>LNWAKE</sub>                                                                              | 0                     |                              | $0.2\timesV_{DD}$   | V       | А     |
| 4.7   | N_DATA output level high                                        | $I_{N\_DATA} = -100 \ \mu A$                                                                                                                                                                                             | 6   | V <sub>HNDATA</sub>                                                                              | $0.8 	imes V_{ m DD}$ |                              | $V_{DD}$            | V       | А     |
| 4.8   | N_DATA output level low                                         | $I_{N\_DATA} = 100 \ \mu A$                                                                                                                                                                                              | 6   | V <sub>LNDATA</sub>                                                                              | 0                     |                              | $0.2\timesV_{DD}$   | V       | А     |
| 5     | Power Supply and Reset                                          |                                                                                                                                                                                                                          |     |                                                                                                  |                       |                              |                     |         |       |
| 5.1   | $V_{\text{DD}}$ power on reset threshold                        |                                                                                                                                                                                                                          |     | V <sub>POR</sub>                                                                                 | 1                     | 1.5                          | 1.9                 | V       | А     |
| 5.2   | Power-up time                                                   | Switch on V <sub>DD</sub> to circuit active                                                                                                                                                                              |     | t <sub>PON</sub>                                                                                 |                       |                              | 100                 | ms      | С     |
| 5.2.1 | Standby reactivation delay after pulse reset                    | f = 125 kHz                                                                                                                                                                                                              |     | T <sub>Sbydel</sub>                                                                              |                       |                              | 800                 | μs      | С     |
| 5.3   | RESET reactivation caused by negative spikes on V <sub>DD</sub> | t <sub>BDN</sub> = 500 ns                                                                                                                                                                                                | 7   | t <sub>RST</sub>                                                                                 | 10                    |                              | 200                 | μs      | С     |

\*) Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter





# 8. Ordering Information

| Extended Type Number | Package | Remarks                                |
|----------------------|---------|----------------------------------------|
| ATA5283P-6AQJ        | TSSOP8L | 5000 pieces, taped and reeled, Pb-free |
| ATA5283P-6APJ        | TSSOP8L | 500 pieces, taped and reeled, Pb-free  |

# 9. Package Information

Package: TSSOP 8L Dimensions in mm



Drawing-No.: 6.543-5083.01-4 Issue: 2; 15.03.04

# 10. Revision History

Please note that the following page numbers referred to in this section refer to the specific revision mentioned, not to this document.

| Revision No.     | History                                                                                                                                                                                                              |  |  |  |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 4598H-AUTO-03/07 | Number 5.2.1 in section 7 "Electrical Characteristics" on page 11 added                                                                                                                                              |  |  |  |  |  |
| 4598G-AUTO-01/07 | <ul><li>Put datasheet in a new template</li><li>Pb-free logo on page 1 deleted</li></ul>                                                                                                                             |  |  |  |  |  |
| 4598F-AUTO-09/05 | <ul> <li>Put datasheet in a new template</li> <li>Pb-free logo on page 1 added</li> <li>Heading Rows on Table "Absolute Maximum Ratings" on page 9 added</li> <li>Ordering Information on page 12 changed</li> </ul> |  |  |  |  |  |





### **Atmel Corporation**

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

#### **Regional Headquarters**

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500

#### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369

#### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

### **Atmel Operations**

Memory 2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

#### Microcontrollers

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60

#### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743 **RF**/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

#### Biometrics

Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-47-50 Fax: (33) 4-76-58-47-60

Literature Requests www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDI-TIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDEN-TAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

© 2007 Atmel Corporation. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, Everywhere You Are<sup>®</sup> and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.