# Features

- Single-voltage Operation
  - 5V Read
  - 5V Reprogramming
- Fast Read Access Time 55 ns
- Internal Program Control and Timer
- Sector Architecture
  - One 16K Bytes Boot Block with Programming Lockout
  - Two 8K Bytes Parameter Blocks
  - Eight Main Memory Blocks (One 32K Bytes, Seven 64K Bytes)
- Fast Erase Cycle Time 6 Seconds
- Byte-by-Byte Programming 20 µs/Byte Typical
- Hardware Data Protection
- DATA Polling for End of Program Detection
- Low Power Dissipation
  - 20 mA Active Current
  - 70 µA CMOS Standby Current
- Typical 10,000 Write Cycles
- Green (Pb/Halide-free) Packaging Option

### 1. Description

The AT49F040A is a 5-volt only in-system reprogrammable Flash memory. Its 4 megabits of memory is organized as 524,288 words by 8 bits. Manufactured with Atmel's advanced nonvolatile CMOS technology, the device offers access times to 55 ns with power dissipation of just 110 mW over the commercial temperature range.

When the device is deselected, the CMOS standby current is less than 70  $\mu$ A. To allow for simple in-system reprogrammability, the AT49F040A does not require high input voltages for programming. Five-volt-only commands determine the read and programming operation of the device. Reading data out of the device is similar to reading from an EPROM; it has standard  $\overline{CE}$ ,  $\overline{OE}$ , and  $\overline{WE}$  inputs to avoid bus contention. Reprogramming the AT49F040A is performed by erasing a block of data and then programming on a byte-by-byte basis. The byte programming time is a fast 20  $\mu$ s. The end of a program cycle can be optionally detected by the DATA polling feature. Once the end of a byte program cycle has been detected, a new access for a read or program can begin. The typical number of program and erase cycles is in excess of 10,000 cycles.

The device is erased by executing the erase command sequence; the device internally controls the erase operations. There are two 8K byte parameter block sections, eight main memory blocks, and one boot block.

The device has the capability to protect the data in the boot block; this feature is enabled by a command sequence. The 16K-byte boot block section includes a reprogramming lock out feature to provide data integrity. The boot sector is designed to contain user secure code, and when the feature is enabled, the boot sector is permanently protected from being reprogrammed.



4-megabit (512K x 8) 5-volt Only Flash Memory

# AT49F040A





# 2. Pin Configurations

| Pin Name    | Function            |
|-------------|---------------------|
| A0 - A18    | Addresses           |
| CE          | Chip Enable         |
| ŌĒ          | Output Enable       |
| WE          | Write Enable        |
| I/O0 - I/O7 | Data Inputs/Outputs |

### 2.1 32-lead PLCC Top View



### 2.2 32-lead TSOP (Type 1) Top View (8 x 20 mm)

|       |        | ( (      |           |
|-------|--------|----------|-----------|
| A11 🖂 | $^{1}$ |          | 32 🗔 🖂    |
| A9 🗀  | 2      |          | 31 🗔 A10  |
| A8 🗔  | 3      |          | 30 🗔 CE   |
| A13 🗔 | 4      |          | 29 🗔 I/O7 |
| A14 🗔 | 5      |          | 28 🗔 I/O6 |
| A17 🗔 | 6      |          | 27 🗔 I/O5 |
| WE 🖂  | 7      |          | 26 🗔 I/O4 |
| VCC 🖂 | 8      |          | 25 🗔 I/O3 |
| A18 🖂 | 9      |          | 24 🗔 GND  |
| A16 🗔 | 10     |          | 23 🗔 I/O2 |
| A15 🗔 | 11     |          | 22 🗔 I/O1 |
| A12 🗔 | 12     |          | 21 🗔 I/O0 |
| A7 🗀  | 13     |          | 20 🗔 A0   |
| A6 🗔  | 14     |          | 19 🗔 A1   |
| A5 🗔  | 15     |          | 18 🗔 A2   |
| A4 🗔  | 16     | ( (      | 17 🗔 A3   |
| I     |        | _) )( (~ |           |

# <sup>2</sup> AT49F040A

### 3. Block Diagram



### 4. Device Operation

### 4.1 Read

The AT49F040A is accessed like an EPROM. When  $\overline{CE}$  and  $\overline{OE}$  are low and  $\overline{WE}$  is high, the data stored at the memory location determined by the address pins is asserted on the outputs. The outputs are put in the high impedance state whenever  $\overline{CE}$  or  $\overline{OE}$  is high. This dual-line control gives designers flexibility in preventing bus contention.





### 4.2 Command Sequences

When the device is first powered on, it will be reset to the read or standby mode depending upon the state of the control line inputs. In order to perform other device functions, a series of command sequences are entered into the device. The command sequences are shown in the "Command Definition Table" on page 6. The command sequences are written by applying a low pulse on the  $\overline{WE}$  or  $\overline{CE}$  input with  $\overline{CE}$  or  $\overline{WE}$  low (respectively) and  $\overline{OE}$  high. The address is latched on the falling edge of  $\overline{CE}$  or  $\overline{WE}$  (except for the sixth cycle of the Sector Erase command), whichever occurs last. The data is latched by the first rising edge of  $\overline{CE}$  or  $\overline{WE}$ . Standard microprocessor write timings are used. The address locations used in the command sequences are not affected by entering the command sequences.

### 4.3 Erasure

Before a byte can be reprogrammed, the main memory block or parameter block which contains the byte must be erased. The erased state of the memory bits is a logical "1". The entire device can be erased at one time by using a 6-byte software code. The software chip erase code consists of 6-byte load commands to specific address locations with a specific data pattern (please refer to the Chip Erase Cycle Waveforms).

After the software chip erase has been initiated, the device will internally time the erase operation so that no external clocks are required. The maximum time needed to erase the whole chip is  $t_{EC}$ . If the boot block lockout feature has been enabled, the data in the boot sector will not be erased.

#### 4.3.1 Chip Erase

If the boot block lockout has been enabled, the Chip Erase function will erase Parameter Block 1, Parameter Block 2, Main Memory Block 1 - 8 but not the boot block. If the Boot Block Lockout has not been enabled, the Chip Erase function will erase the entire chip. After the full chip erase the device will return back to read mode. Any command during chip erase will be ignored.

#### 4.3.2 Sector Erase

As an alternative to a full chip erase, the device is organized into sectors that can be individually erased. There are two 8K-byte parameter block sections and eight main memory blocks. The 8K-byte parameter block sections and the eight main memory blocks can be independently erased and reprogrammed. The Sector Erase command is a six bus cycle operation. The sector address is latched on the rising  $\overline{WE}$  edge of the sixth cycle and the 30H data input command is also latched at the rising edge of  $\overline{WE}$ . The sector erase starts after the rising edge of  $\overline{WE}$  of the sixth cycle. The erase operation is internally controlled; it will automatically time to completion.

### 5. Byte Programming

Once the memory array is erased, the device is programmed (to a logical "0") on a byte-by-byte basis. Please note that a data "0" cannot be programmed back to a "1"; only erase operations can convert "0"s to "1"s. Programming is accomplished via the internal device command register and is a 4 bus cycle operation (please refer to the "Command Definition Table" on page 6). The device will automatically generate the required internal program pulses.

The program cycle has addresses latched on the falling edge of  $\overline{\text{WE}}$  or  $\overline{\text{CE}}$ , whichever occurs last, and the data latched on the rising edge of  $\overline{\text{WE}}$  or  $\overline{\text{CE}}$ , whichever occurs first. Programming is completed after the specified t<sub>BP</sub> cycle time. The DATA polling feature may also be used to indicate the end of a program cycle.

### 6. Boot Block Programming Lockout

The device has one designated block that has a programming lockout feature. This feature prevents programming of data in the designated block once the feature has been enabled. The size of the block is 16K bytes. This block, referred to as the boot block, can contain secure code that is used to bring up the system. Enabling the lockout feature will allow the boot code to stay in the device while data in the rest of the device is updated. This feature does not have to be activated; the boot block's usage as a write protected region is optional to the user. The address range of the boot block is 00000 to 03FFF.

Once the feature is enabled, the data in the boot block can no longer be erased or programmed. Data in the main memory block can still be changed through the regular programming method. To activate the lockout feature, a series of six program commands to specific addresses with specific data must be performed. Please refer to the "Command Definition Table" on page 6.

#### 6.0.1 Boot Block Lockout Detection

A software method is available to determine if programming of the boot block section is locked out. When the device is in the software product identification mode (see Software Product Identification Entry and Exit sections) a read from address location 00002H will show if programming the boot block is locked out. If the data on I/O0 is low, the boot block can be programmed; if the data on I/O0 is high, the program lockout feature has been activated and the block cannot be programmed. The software product identification exit code should be used to return to standard operation.

### 6.1 Product Identification

The product identification mode identifies the device and manufacturer as Atmel. It may be accessed by hardware or software operation. The hardware operation mode can be used by an external programmer to identify the correct programming algorithm for the Atmel product.

For details, see "Operating Modes" on page 7 (for hardware operation) or Software Product Identification. The manufacturer and device code is the same for both modes.

### 6.2 DATA Polling

The AT49F040A features DATA polling to indicate the end of a program cycle. During a program cycle an attempted read of the last byte loaded will result in the complement of the loaded data on I/O7. Once the program cycle has been completed, true data is valid on all outputs and the next cycle may begin. DATA polling may begin at any time during the program cycle.

### 6.3 Toggle Bit

In addition to DATA polling the AT49F040A provides another method for determining the end of a program or erase cycle. During a program or erase operation, successive attempts to read data from the device will result in I/O6 toggling between one and zero. Once the program cycle has completed, I/O6 will stop toggling and valid data will be read. Examining the toggle bit may begin at any time during a program cycle.

### 6.4 Hardware Data Protection

Hardware features protect against inadvertent programs to the AT49F040A in the following ways: (a)  $V_{CC}$  sense: if  $V_{CC}$  is below 3.8V (typical), the program function is inhibited. (b) Program inhibit: holding any one of  $\overline{OE}$  low,  $\overline{CE}$  high or  $\overline{WE}$  high inhibits program cycles. (c) Noise filter: pulses of less than 15 ns (typical) on the  $\overline{WE}$  or  $\overline{CE}$  inputs will not initiate a program cycle.





# 7. Command Definition Table

| Command                           | Buo    | 1st Bus<br>Cycle |                  | 2nd Bus<br>Cycle   |      | 3rd Bus<br>Cycle |      | 4th Bus<br>Cycle | 5th Bus<br>Cycle |      | 6th Bus<br>Cycle |                   |      |
|-----------------------------------|--------|------------------|------------------|--------------------|------|------------------|------|------------------|------------------|------|------------------|-------------------|------|
| Sequence                          | Cycles | Addr             | Data             | Addr               | Data | Addr             | Data | Addr             | Data             | Addr | Data             | Addr              | Data |
| Read                              | 1      | Addr             | D <sub>OUT</sub> |                    |      |                  |      |                  |                  |      |                  |                   |      |
| Chip Erase                        | 6      | 555              | AA               | AAA <sup>(2)</sup> | 55   | 555              | 80   | 555              | AA               | AAA  | 55               | 555               | 10   |
| Sector Erase                      | 6      | 555              | AA               | AAA                | 55   | 555              | 80   | 555              | AA               | AAA  | 55               | SA <sup>(5)</sup> | 30   |
| Byte Program                      | 4      | 555              | AA               | AAA                | 55   | 555              | A0   | Addr             | D <sub>IN</sub>  |      |                  |                   |      |
| Boot Block Lockout <sup>(3)</sup> | 6      | 555              | AA               | AAA                | 55   | 555              | 80   | 555              | AA               | AAA  | 55               | 555               | 40   |
| Product ID Entry                  | 3      | 555              | AA               | AAA                | 55   | 555              | 90   |                  |                  |      |                  |                   |      |
| Product ID Exit <sup>(4)</sup>    | 3      | 555              | AA               | AAA                | 55   | 555              | F0   |                  |                  |      |                  |                   |      |
| Product ID Exit <sup>(4)</sup>    | 1      | XXXX             | F0               |                    |      |                  |      |                  |                  |      |                  |                   |      |

Notes: 1. The DATA FORMAT in each bus cycle is as follows: I/O7 - I/O0 (Hex). The address format in each bus cycle is as follows: A11 - A0 (Hex); A11 - A18 (don't care).

2. Since A11 is don't care, AAA can be replaced with 2AA.

3. The 16K byte boot sector has the address range 00000H to 03FFFH.

4. Either one of the Product ID Exit commands can be used.

5. SA = sector addresses:

SA = 00000 to 03FFF for BOOT BLOCK

SA = 04000 to 05FFF for PARAMETER BLOCK 1

SA = 06000 to 07FFF for PARAMETER BLOCK 2

SA = 08000 to FFFF for MAIN MEMORY ARRAY BLOCK 1

SA = 10000 to 1FFFF for MAIN MEMORY ARRAY BLOCK 2

SA = 20000 to 2FFFF for MAIN MEMORY ARRAY BLOCK 3

SA = 30000 to 3FFFF for MAIN MEMORY ARRAY BLOCK 4

SA = 40000 to 4FFFF for MAIN MEMORY ARRAY BLOCK 5

SA = 50000 to 5FFFF for MAIN MEMORY ARRAY BLOCK 6

SA = 60000 to 6FFFF for MAIN MEMORY ARRAY BLOCK 7

SA = 70000 to 7FFFF for MAIN MEMORY ARRAY BLOCK 8

### 8. Absolute Maximum Ratings\*

| Temperature Under Bias55°C to +125°C                                              | *N( |
|-----------------------------------------------------------------------------------|-----|
| Storage Temperature65°C to +150°C                                                 |     |
| All Input Voltages<br>(including NC Pins)<br>with Respect to Ground0.6V to +6.25V |     |
| All Output Voltages with Respect to Ground0.6V to $V_{\text{CC}}$ + 0.6V          |     |
| Voltage on OE<br>with Respect to Ground0.6V to +13.5V                             |     |

IOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

6

#### **DC and AC Operating Range** 9.

|                              |      | AT49F040A-55 | AT49F040A-70 |
|------------------------------|------|--------------|--------------|
| Operating Temperature (Case) | Ind. | -40°C - 85°C | -40°C - 85°C |
| V <sub>CC</sub> Power Supply |      | 5V ± 10%     | 5V ± 10%     |

# 10. Operating Modes

| Mode                         | CE              | ŌĒ               | WE              | Ai                                                                | I/O                              |
|------------------------------|-----------------|------------------|-----------------|-------------------------------------------------------------------|----------------------------------|
| Read                         | V <sub>IL</sub> | V <sub>IL</sub>  | V <sub>IH</sub> | Ai                                                                | D <sub>OUT</sub>                 |
| Program/Erase <sup>(2)</sup> | V <sub>IL</sub> | V <sub>IH</sub>  | V <sub>IL</sub> | Ai                                                                | D <sub>IN</sub>                  |
| Standby/Write Inhibit        | V <sub>IH</sub> | X <sup>(1)</sup> | Х               | X                                                                 | High Z                           |
| Dre gran la hihit            | Х               | х                | V <sub>IH</sub> |                                                                   |                                  |
| Program Inhibit              | Х               | V <sub>IL</sub>  | Х               |                                                                   |                                  |
| Output Disable               | Х               | V <sub>IH</sub>  | Х               |                                                                   | High Z                           |
| Reset                        | Х               | х                | Х               | X                                                                 | High Z                           |
| Product Identification       |                 |                  |                 |                                                                   |                                  |
| Llaushurana                  | N               | N                | N               | A1 - A18 = $V_{IL}$ , A9 = $V_{H}$ , <sup>(3)</sup> A0 = $V_{IL}$ | Manufacturer Code <sup>(4)</sup> |
| Hardware                     | V <sub>IL</sub> | V <sub>IL</sub>  | V <sub>IH</sub> | A1 - A18 = $V_{IL}$ , A9 = $V_{H_{,}}^{(3)}$ A0 = $V_{IH}$        | Device Code <sup>(4)</sup>       |
| Software <sup>(5)</sup>      |                 |                  |                 | A0 = V <sub>IL</sub> , A1 - A18 =V <sub>IL</sub>                  | Manufacturer Code <sup>(4)</sup> |
| Sollware                     |                 |                  |                 | A0 = V <sub>IH</sub> , A1 - A18 =V <sub>IL</sub>                  | Device Code <sup>(4)</sup>       |

Notes: 1. X can be V<sub>IL</sub> or V<sub>IH.</sub> 2. Refer to AC Programming Waveforms.

3.  $V_{\rm H} = 12.0V \pm 0.5V.$ 

4. Manufacturer Code: 1FH, Device Code: 13H.

5. See details under Software Product Identification Entry/Exit.

# **11. DC Characteristics**

| Symbol                         | Parameter                            | Condition                                         | Min | Max  | Units |
|--------------------------------|--------------------------------------|---------------------------------------------------|-----|------|-------|
| ILI                            | Input Load Current                   | $V_{IN} = 0V$ to $V_{CC}$                         |     | 10   | μA    |
| I <sub>LO</sub>                | Output Leakage Current               | $V_{I/O} = 0V$ to $V_{CC}$                        |     | 10   | μA    |
| I <sub>SB1</sub>               | V <sub>CC</sub> Standby Current CMOS | $\overline{CE} = V_{CC} - 0.3V$ to $V_{CC}$       |     | 70   | μA    |
| I <sub>SB2</sub>               | V <sub>CC</sub> Standby Current TTL  | $\overline{CE}$ = 2.0V to V <sub>CC</sub>         |     | 1    | mA    |
| I <sub>CC</sub> <sup>(1)</sup> | V <sub>CC</sub> Active Current       | f = 5 MHz; I <sub>OUT</sub> = 0 mA                |     | 20   | mA    |
| V <sub>IL</sub>                | Input Low Voltage                    |                                                   |     | 0.8  | V     |
| V <sub>IH</sub>                | Input High Voltage                   |                                                   | 2.0 |      | V     |
| V <sub>OL</sub>                | Output Low Voltage                   | I <sub>OL</sub> = 2.1 mA                          |     | 0.45 | V     |
| V <sub>OH1</sub>               | Output High Voltage                  | I <sub>OH</sub> = -400 μA                         | 2.4 |      | V     |
| V <sub>OH2</sub>               | Output High Voltage CMOS             | I <sub>OH</sub> = -100 μA; V <sub>CC</sub> = 4.5V | 4.2 |      | V     |

Note: 1. In the erase mode,  $I_{\rm CC}$  is 90 mA.





# 12. AC Read Characteristics

|                                   |                                                              | AT49F040A-55 |     | AT49F040A-70 |     |       |
|-----------------------------------|--------------------------------------------------------------|--------------|-----|--------------|-----|-------|
| Symbol                            | Parameter                                                    | Min          | Max | Min          | Max | Units |
| t <sub>ACC</sub>                  | Address to Output Delay                                      |              | 55  |              | 70  | ns    |
| t <sub>CE</sub> <sup>(1)</sup>    | CE to Output Delay                                           |              | 55  |              | 70  | ns    |
| t <sub>OE</sub> <sup>(2)</sup>    | OE to Output Delay                                           | 0            | 30  | 0            | 35  | ns    |
| t <sub>DF</sub> <sup>(3)(4)</sup> | $\overline{CE}$ or $\overline{OE}$ to Output Float           | 0            | 25  | 0            | 25  | ns    |
| t <sub>OH</sub>                   | Output Hold from OE, CE or Address, whichever occurred first | 0            |     | 0            |     | ns    |

# 13. AC Read Waveforms $^{(1)(2)(3)(4)}$



- Notes: 1.  $\overline{CE}$  may be delayed up to  $t_{ACC}$   $t_{CE}$  after the address transition without impact on  $t_{ACC}$ . 2.  $\overline{OE}$  may be delayed up to  $t_{CE}$   $t_{OE}$  after the falling edge of  $\overline{CE}$  without impact on  $t_{CE}$  or by  $t_{ACC}$   $t_{OE}$  after an address change without impact on t<sub>ACC</sub>.
  3. t<sub>DF</sub> is specified from OE or CE whichever occurs first (CL = 5 pF).
  4. This parameter is characterized and is not 100% tested.

# AT49F040A

# 14. Input Test Waveform and Measurement Level



t<sub>R</sub>, t<sub>F</sub> < 5 ns

# 15. Output Load Test



## 16. Pin Capacitance

### $f = 1 \text{ MHz}, T = 25^{\circ}C^{(1)}$

| Symbol           | Тур | Мах | Units | Conditions     |
|------------------|-----|-----|-------|----------------|
| C <sub>IN</sub>  | 4   | 6   | pF    | $V_{IN} = 0V$  |
| C <sub>OUT</sub> | 8   | 12  | pF    | $V_{OUT} = 0V$ |

Note: 1. This parameter is characterized and is not 100% tested.





# **17. AC Byte Load Characteristics**

| Symbol                             | Parameter                                                | Min | Мах | Units |
|------------------------------------|----------------------------------------------------------|-----|-----|-------|
| t <sub>AS</sub> , t <sub>OES</sub> | Address, OE Set-up Time                                  | 0   |     | ns    |
| t <sub>AH</sub>                    | Address Hold Time                                        | 25  |     | ns    |
| t <sub>cs</sub>                    | Chip Select Set-up Time                                  | 0   |     | ns    |
| t <sub>CH</sub>                    | Chip Select Hold Time                                    | 0   |     | ns    |
| t <sub>wP</sub>                    | Write Pulse Width ( $\overline{WE}$ or $\overline{CE}$ ) | 20  |     | ns    |
| t <sub>DS</sub>                    | Data Set-up Time                                         | 20  |     | ns    |
| t <sub>DH</sub> , t <sub>OEH</sub> | Data, OE Hold Time                                       | 0   |     | ns    |
| t <sub>WPH</sub>                   | Write Pulse Width High                                   | 20  |     | ns    |

# 18. AC Byte Load Waveforms

### 18.1 WE Controlled



# 18.2 **CE** Controlled



10 **AT49F040A** 

# **19. Program Cycle Characteristics**

| Symbol           | Parameter              | Min | Тур | Max | Units   |
|------------------|------------------------|-----|-----|-----|---------|
| t <sub>BP</sub>  | Byte Programming Time  |     | 20  | 40  | μs      |
| t <sub>AS</sub>  | Address Set-up Time    | 0   |     |     | ns      |
| t <sub>AH</sub>  | Address Hold Time      | 25  |     |     | ns      |
| t <sub>DS</sub>  | Data Set-up Time       | 20  |     |     | ns      |
| t <sub>DH</sub>  | Data Hold Time         | 0   |     |     | ns      |
| t <sub>WP</sub>  | Write Pulse Width      | 20  |     |     | ns      |
| t <sub>wPH</sub> | Write Pulse Width High | 20  |     |     | ns      |
| t <sub>EC</sub>  | Chip Erase Cycle Time  |     |     | 12  | seconds |

# 20. Program Cycle Waveforms



# 21. Sector or Chip Erase Cycle Waveforms



- Notes: 1.  $\overline{OE}$  must be high only when  $\overline{WE}$  and  $\overline{CE}$  are both low.
  - 2. For chip erase, the address should be 555. For sector erase, the address depends on what sector is to be erased. (See note 4 under "Command Definition Table" on page 6.)
  - 3. For chip erase, the data should be 10H, and for sector erase, the data should be 30H.





# 22. Data Polling Characteristics<sup>(1)</sup>

| Symbol           | Parameter                         | Min | Тур | Max | Units |
|------------------|-----------------------------------|-----|-----|-----|-------|
| t <sub>DH</sub>  | Data Hold Time                    | 10  |     |     | ns    |
| t <sub>OEH</sub> | OE Hold Time                      | 10  |     |     | ns    |
| t <sub>OE</sub>  | OE to Output Delay <sup>(2)</sup> |     |     |     | ns    |
| t <sub>WR</sub>  | Write Recovery Time               | 0   |     |     | ns    |

Notes: 1. These parameters are characterized and not 100% tested.

2. See t<sub>OE</sub> spec in "AC Read Characteristics".

# 23. Data Polling Waveforms



# 24. Toggle Bit Characteristics<sup>(1)</sup>

| Symbol            | Parameter                         | Min | Тур | Max | Units |
|-------------------|-----------------------------------|-----|-----|-----|-------|
| t <sub>DH</sub>   | Data Hold Time                    | 10  |     |     | ns    |
| t <sub>OEH</sub>  | OE Hold Time                      | 10  |     |     | ns    |
| t <sub>OE</sub>   | OE to Output Delay <sup>(2)</sup> |     |     |     | ns    |
| t <sub>OEHP</sub> | OE High Pulse                     | 50  |     |     | ns    |
| t <sub>WR</sub>   | Write Recovery Time               | 0   |     |     | ns    |

Notes: 1. These parameters are characterized and not 100% tested.

2. See t<sub>OE</sub> spec in "AC Read Characteristics" .

# 25. Toggle Bit Waveforms<sup>(1)(2)(3)</sup>



- Notes: 1. Toggling either  $\overline{OE}$  or  $\overline{CE}$  or both  $\overline{OE}$  and  $\overline{CE}$  will operate toggle bit. The t<sub>OEHP</sub> specification must be met by the toggling input(s).
  - 2. Beginning and ending state of I/O6 will vary.
  - 3. Any address location may be used but the address should not vary.

# 12 **AT49F040A**

26. Software Product Identification Entry<sup>(1)</sup>



# 27. Software Product Identification Exit<sup>(1)</sup>



- Notes: 1. Data Format: I/O7 I/O0 (Hex); Address Format: A11 - A0 (Hex).
  - 2. A1 A18 =  $V_{IL}$ . Manufacture Code is read for A0 =  $V_{IL}$ ; Device Code is read for A0 =  $V_{IH}$ . Additional Device Code is read for address 0003H
  - 3. The device does not remain in identification mode if powered down.
  - 4. The device returns to standard operation mode.
  - Manufacturer Code: 1FH Device Code: 13H Additional Device Code: 0FH

28. Boot Block Lockout Feature Enable Algorithm<sup>(1)</sup>



Notes: 1. Data Format: I/O7 - I/O0 (Hex); Address Format: A11 - A0 (Hex). 2. Boot block lockout feature enabled.



# 29. Ordering Information

### 29.1 Standard Package

| t <sub>ACC</sub> | I <sub>CC</sub> (mA) |         |                |         |                        |
|------------------|----------------------|---------|----------------|---------|------------------------|
| (ns)             | Active               | Standby | Ordering Code  | Package | <b>Operation Range</b> |
| 55               | 25                   | 0.1     | AT49F040A-55JI | 32J     | Industrial             |
|                  |                      | •••     | AT49F040A-55TI | 32T     | (-40° to 85°C)         |
| 70               | 25                   | 0.1     | AT49F040A-70JI | 32J     | Industrial             |
|                  |                      |         | AT49F040A-70TI | 32T     | (-40° to 85°C)         |

# 29.2 Green Package Option (Pb/Halide-free)

| t <sub>ACC</sub> | l <sub>cc</sub> (mA) |     |                                  |            |                              |  |
|------------------|----------------------|-----|----------------------------------|------------|------------------------------|--|
| (ns)             | Active Standby       |     | Ordering Code                    | Package    | <b>Operation Range</b>       |  |
| 55               | 25                   | 0.1 | AT49F040A-55JU<br>AT49F040A-55TU | 32J<br>32T | Industrial<br>(-40° to 85°C) |  |
| 70               | 25                   | 0.1 | AT49F040A-70JU<br>AT49F040A-70TU | 32J<br>32T | Industrial<br>(-40° to 85°C) |  |

| Package Type |                                                                |  |
|--------------|----------------------------------------------------------------|--|
| 32J          | 32-lead, Plastic J-leaded Chip Carrier Package (PLCC)          |  |
| 32T          | 32-lead, Plastic Thin Small Outline Package (TSOP) (8 x 20 mm) |  |

### 30. Packaging Information









### 30.2 32T - TSOP





### **Atmel Corporation**

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

#### **Regional Headquarters**

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500

#### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369

#### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

### **Atmel Operations**

Memory 2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

#### Microcontrollers

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60

#### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743

#### **RF**/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

#### Biometrics/Imaging/Hi-Rel MPU/

High Speed Converters/RF Datacom Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80

*Literature Requests* www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDI-TIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNTIVE, SPECIAL OR INCIDEN-TAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

© Atmel Corporation 2005. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, and others, are registered trademarks, and Everywhere You Are<sup>SM</sup> and others are the trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.

