

### **General Description**

The MAX6972/MAX6973 precision current-sinking, 16-output PWM LED drivers drive red, green, and/or blue LEDs for full-color graphic message boards and video displays. Each output has an individual 12-bit (MAX6972) or 14-bit (MAX6973) PWM-intensity (hue) control and 7-bit (MAX6972) or 5-bit (MAX6973) global PWM intensity (luminance) control. The MAX6972/MAX6973 also feature open-circuit LED fault-detection circuitry, as well as a watchdog timer.

The driver has two banks of eight outputs, with each bank intended to drive a different color in RGB applications. The standard application uses three MAX6972/MAX6973s to drive eight RGB LEDs. The full-scale current for each bank of eight outputs is adjustable from 11mA to 55mA in 256 steps (0.3125% per step) to calibrate each color.

The MAX6972/MAX6973 can optionally multiplex by using outputs MUX0 and MUX1, which each drive an external pnp transistor. Multiplexing doubles the MAX6972/MAX6973 drive capability to 32 LEDs.

The MAX6972/MAX6973 operate from a 3.0V to 3.6V power supply. The LED power supply can range from 3V to 7V. The LED drivers require only 0.8V headroom above the LEDs' forward-voltage drop. Using a separate LED supply voltage for each LED minimizes power consumption.

The serial interface uses differential signaling for the high-speed clock and data signals to reduce EMI and improve signal integrity. The MAX6972/MAX6973 buffer all interface signals to simplify cascading devices in modules that use a large number of drivers.

An internal watchdog timer, when enabled, automatically clears the pixel-data registers and blanks the display if any of the signal inputs fail to toggle within 40ms.

The MAX6972/MAX6973 are available in 32-pin TQFN packages and operate over the -40°C to +125°C temperature range.

Refer to the MAX6974/MAX6975 data sheet for a 24-output, 6mA to 30mA software-compatible device. *EZCascade is a trademark of Maxim Integrated Products, Inc.* 

\_ Applications

LED Video Display Panels LED Message Boards Variable Message Signs (VMS) Signs Graphic Panels

Typical Operating Circuit appears at the end of data sheet.

### Features

- 16 LED Current Sink Outputs (Two Banks of Eight Outputs)
- ♦ 32 LED Drive Option When Multiplexing
- 33MHz Clock Supports Up to 63 Frames per Second of Video
- Constant Output Current Calibration from 11mA to 55mA in 256 Steps
- ♦ EZCascade<sup>™</sup> Interface Simplifies Multiple Driver Cascading Without External Buffers
- 12-Bit or 14-Bit Individual PWM LED Intensity Controls
- 7-Bit or 5-Bit Panel PWM-Intensity Control
- ♦ +3V to +7V LED Power Supply
- ♦ +3.0V to +3.6V Logic Supply
- ♦ Open-Circuit LED Fault Detection
- Optional Watchdog Timer Blanks Display if Interface Fails
- Standard -40°C to +125°C Operating Temperature Range

### **Ordering Information**

| PART        | TEMP RANGE      | PIN-<br>PACKAGE | PKG<br>CODE |  |
|-------------|-----------------|-----------------|-------------|--|
| MAX6972ATJ+ | -40°C to +125°C | 32 TQFN-EP*     | T3255-5     |  |
| MAX6973ATJ+ | -40°C to +125°C | 32 TQFN-EP*     | T3255-5     |  |
| *           | 1.11            |                 |             |  |

\*EP = Exposed paddle.

+Denotes lead-free package.



Maxim Integrated Products 1

For pricing delivery, and ordering information please contact Maxim/Dallas Direct! at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

### **ABSOLUTE MAXIMUM RATINGS**

(All voltages with respect to GND.)

| V <sub>DD</sub>                    | 0.3V to +4.0V                    |
|------------------------------------|----------------------------------|
| Y0-Y7, Z0-Z7, MUX0, and MUX1       | 0.3V to +8.0V                    |
| All Other Pins                     | 0.3V to (V <sub>DD</sub> + 0.3V) |
| Continuous Power Dissipation (TA : | = +70°C)                         |
| 32-Pin TQFN (derate 34.5mW/°C      | over +70°C)                      |

| Operating Temperature Range       | 40°C to +125°C |
|-----------------------------------|----------------|
| Junction Temperature              | +150°C         |
| Storage Temperature Range         | 65°C to +150°C |
| Lead Temperature (soldering, 10s) | +300°C         |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ELECTRICAL CHARACTERISTICS**

(V<sub>DD</sub> = 3.0V to 3.6V, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted. Typical values are at V<sub>DD</sub> = 3.3V, T<sub>A</sub> = +85°C.) (Note 1)

| PARAMETER                                            | SYMBOL                            | CONDITIONS                                                                           | MIN                      | ТҮР                      | MAX                      | UNITS |
|------------------------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------|--------------------------|--------------------------|--------------------------|-------|
| Operating Supply Voltage                             | V <sub>DD</sub>                   |                                                                                      | 3.0                      |                          | 3.6                      | V     |
| LEDs Anode Voltage<br>(Y0-Y7, Z0-Z7, MUX0, and MUX1) | Vo                                |                                                                                      |                          |                          | 7                        | V     |
|                                                      |                                   | $f_{CLKI} = 0Hz$ ; CLKO_, DOUT_ loaded 200 $\Omega$ ; calibration DACs set to 0x01   |                          | 21                       | 35                       |       |
| Supply Current                                       | IDD                               | $f_{CLKI} = 0Hz$ ; CLKO_, DOUT_ loaded 200 $\Omega$ ; calibration DACs set to 0xFF   |                          | 40                       | 55                       | mA    |
|                                                      |                                   | $f_{CLKI} = 32MHz$ ; CLKO_, DOUT_ loaded 200 $\Omega$ ; calibration DACs set to 0xFF |                          | 42                       | 60                       |       |
| Input High Voltage LOADI                             | VIHC                              |                                                                                      | 0.7<br>x V <sub>DD</sub> |                          |                          | V     |
| Input Low Voltage LOADI                              | VILC                              |                                                                                      |                          |                          | 0.3<br>x V <sub>DD</sub> | V     |
| Differential Input Voltage Range<br>CLKI_, DIN_      | VID                               |                                                                                      | ±0.15                    |                          | ±1.20                    | V     |
| Common-Mode Input Voltage<br>CLKI_, DIN_             | VCM                               |                                                                                      | IV <sub>ID</sub> / 2I    |                          | 2.4                      | V     |
| Differential Input High Threshold                    | VDIFFTH                           |                                                                                      |                          | 8                        | 65                       | mV    |
| Differential Input Low Threshold                     | VDIFF <sub>TL</sub>               |                                                                                      | -65                      | -8                       |                          | mV    |
| Differential Output Voltage<br>CLKO_, DOUT_          | V <sub>OD</sub>                   | Termination 200 $\Omega$ at receiver _+ and inputs                                   | ±190                     |                          | ±550                     | mV    |
| Differential Output Offset<br>CLKO_, DOUT_           | V <sub>OS</sub>                   | Termination 200 $\Omega$ at receiver _+ and inputs                                   | 1.125                    | 1.25                     | 1.375                    | V     |
| Input Leakage Current<br>CLKI_, DIN_, LOADI          | I <sub>IH</sub> , I <sub>IL</sub> |                                                                                      | -1                       |                          | +1                       | μA    |
| Input Capacitance<br>CLKI_, DIN_, LOADI              |                                   |                                                                                      |                          | 10                       |                          | pF    |
| Output Low Voltage LOADO                             | Volc                              | I <sub>SINK</sub> = 5mA                                                              |                          | 0.05                     | 0.25                     | V     |
| Output High Voltage LOADO                            | V <sub>ОНС</sub>                  | ISOURCE = 5mA                                                                        | V <sub>DD</sub><br>- 0.5 | V <sub>DD</sub><br>- 0.2 |                          | V     |
| Output Slew Time LOADO                               |                                   | 20% to 80%, 80% to 20%, load = 10pF                                                  |                          | 3                        |                          | ns    |

A (A DO A CONTROL OF A CONTROL

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{DD} = 3.0V \text{ to } 3.6V, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. Typical values are at } V_{DD} = 3.3V, T_A = +85^{\circ}C.)$  (Note 1)

| PARAMETER                                         | SYMBOL  | CONDITIONS                                                                                                                  |                                     |      | ТҮР  | MAX  | UNITS   |  |
|---------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------|------|------|---------|--|
| Output Low Voltage MUX_                           | VOLM    | I <sub>SINK</sub> = 40mA                                                                                                    |                                     |      |      | 0.4  | V       |  |
| Open-Circuit Detection                            | VOCD    |                                                                                                                             |                                     |      | 200  |      | mV      |  |
| Output Slew Time<br>Y0–Y7, Z0–Z7                  |         | 80% to 20%, load = 50pF,<br>calibration DACs set to 0xFF                                                                    |                                     |      |      | 100  | ns      |  |
| Full-Scale Port Output Current                    |         | $V_{DD} = 3.3V, V_O = 1.2V,$                                                                                                | $T_A = +85^{\circ}C$                | 54   | 55   | 56   | mA      |  |
| Y0–Y7, Z0–Z7                                      | ISINKFS | calibration DACs set to 0xFF                                                                                                | $T_A = T_{MIN}$ to $T_{MAX}$        | 52.5 | 55   | 58.0 | ША      |  |
|                                                   |         | $V_{DD} = 3.3V, V_{O} = 1.2V,$                                                                                              | T <sub>A</sub> = +125°C<br>(Note 3) |      | ±0.5 | ±1.8 |         |  |
| Port-to-Port Current Matching<br>Y0–Y7, Z0–Z7     | ΔISINK  | calibration DACs set to 0xFF                                                                                                | $T_A = +85^{\circ}C$                |      | ±0.5 | ±1.2 | %       |  |
|                                                   |         | I <sub>SINK</sub> = 55mA (Note 2)                                                                                           | T <sub>A</sub> = -40°C<br>(Note 3)  |      | ±0.7 | ±2.3 |         |  |
| Device-to-Device Current Matching<br>Y0–Y7, Z0–Z7 | ΔIAVG   | $V_{DD}$ = 3.3V, $V_{O}$ = 1.2V, calibration DACs set to 0xFF,<br>I <sub>SINK</sub> = 55mA, T <sub>A</sub> = +85°C (Note 3) |                                     |      | ±1   | ±2   | %       |  |
| Half-Scale Port Output Current                    |         | V <sub>DD</sub> = 3.3V, V <sub>O</sub> = 1.2V,                                                                              | $T_{A} = +85^{\circ}C$              | 31.0 | 33   | 35.5 | mA      |  |
| Y0–Y7, Z0–Z7                                      | Isinkhs | calibration DACs set to 0x80                                                                                                | $T_A = T_{MIN}$ to $T_{MAX}$        | 30.0 | 33   | 36.5 | ШA      |  |
| Output Load Regulation                            | Aloup   | $V_{DD} = 3.3V$ , $V_O = 1.2V$ to 3.0V, calibration DACs set to                                                             | T <sub>A</sub> = +85°C              |      | 0.3  | 1.15 | mA/V    |  |
| Output Load negulation                            | Δlolr   | $0x80$ , $I_{SINK} = 33mA$                                                                                                  | $T_A = T_{MIN}$ to $T_{MAX}$        |      |      | 1.5  | IIIA, V |  |
| Output Power Supply Poinction                     | Alepop  | $V_{DD} = 3.0 \text{ V} \text{ to } 3.6 \text{ V},$                                                                         | $T_A = +85^{\circ}C$                |      | 0.6  | 1.7  | mA/V    |  |
| Output Power-Supply Rejection                     | Δlopsr  | $V_O = 1.2V$ , calibration DACs<br>set to 0x80, I <sub>SINK</sub> = 33mA                                                    | $T_A = T_{MIN}$ to $T_{MAX}$        |      |      | 2.0  | TTIAV V |  |

### **TIMING CHARACTERISTICS**

 $(V_{DD} = 3.0V \text{ to } 3.6V, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. Typical values are at 3.3V, } T_A = +85^{\circ}C.)$  (Note 1)

| PARAMETER             | SYMBOL                | CONDITIONS   | MIN | ТҮР | MAX | UNITS |
|-----------------------|-----------------------|--------------|-----|-----|-----|-------|
| CLKI_ Input Frequency | fCLKI                 |              |     |     | 33  | MHz   |
| CLKI_ Duty Cycle      |                       |              | 40  |     | 60  | %     |
| CLKO_ Output Delay    | tpd-clko              |              |     |     | 16  | ns    |
| DIN_ Setup Time       | tsu-din               |              | 0.5 |     |     | ns    |
| DIN_ Hold Time        | thd-din               |              | 5   |     |     | ns    |
| DOUT_ Output Delay    | <sup>t</sup> PD-DOUT  |              |     |     | 15  | ns    |
| LOADO Output Delay    | <sup>t</sup> PD-LOADO |              |     |     | 18  | ns    |
| LOADI Setup Time      | tsu-loadi             |              | -3  |     |     | ns    |
| LOADI Hold Time       | thd-loadi             |              | 8   |     |     | ns    |
| Watchdog Period       |                       | When enabled | 40  | 125 | 300 | ms    |

**Note 1:** All parameters tested at  $T_A = +85^{\circ}$ C. Specifications over temperature are guaranteed by design.

Note 2: Specification limits apply to devices at the same  $T_A$  for  $T_A = T_{MIN}$  to  $T_{MAX}$ .

Note 3: Guaranteed by design.

### //IXI///

MAX6972/MAX6973

 $(V_{DD} = 3.3V, T_A = +25^{\circ}C, unless otherwise noted.)$ 





### **Typical Operating Characteristics**



OUTPUT VOLTAGE (V)

10

0

0 1 2 3 4 5 6 7

#### MVXVN

### \_Pin Description

| PIN   | NAME            | FUNCTION                                                                                    |
|-------|-----------------|---------------------------------------------------------------------------------------------|
| 1,17  | V <sub>DD</sub> | Positive Supply Voltage. Bypass V <sub>DD</sub> to GND with a 0.1µF ceramic capacitor.      |
| 2     | MUXO            | Multiplex 0 Active-Low, Open-Drain Output. Use $\overline{MUX0}$ to drive a pnp transistor. |
| 3     | CLKI+           | PWM and Serial-Interface Noninverting Clock LVDS Input                                      |
| 4     | CLKI-           | PWM and Serial-Interface Inverting Clock LVDS Input                                         |
| 5     | DIN+            | Serial-Interface Noninverting Data LVDS Input                                               |
| 6     | DIN-            | Serial-Interface Inverting Data LVDS Input                                                  |
| 7     | LOADI           | Serial-Interface Load CMOS Input                                                            |
| 8     | I.C.            | Internally Connected. Connect to GND.                                                       |
| 9–16  | Y0-Y7           | Y LED Drive Outputs. Y0 to Y7 are open-drain, constant-current sinks.                       |
| 18    | LOADO           | Serial-Interface Load CMOS Output                                                           |
| 19    | DOUT-           | Serial-Interface Inverting Data LVDS Output                                                 |
| 20    | DOUT+           | Serial-Interface Noninverting Data LVDS Output                                              |
| 21    | CLKO-           | PWM and Serial-Interface Inverting Clock LVDS Output                                        |
| 22    | CLKO+           | PWM and Serial-Interface Noninverting Clock LVDS Output                                     |
| 23    | MUX1            | Multiplex 1 Active-Low, Open-Drain Output. Use MUX1 to drive a pnp transistor.              |
| 24    | AGND            | Analog Ground. Connect to GND.                                                              |
| 25–32 | Z7–Z0           | Z LED Drive Outputs. Z0 to Z7 are open-drain, constant-current sinks.                       |
| EP    | GND             | Power Ground. Exposed pad on package underside must be connected to GND.                    |



### MAX6973 Block Diagram



### **Detailed Description**

The MAX6972/MAX6973 drive 16 nonmultiplexed LEDs or 32 multiplexed LEDs for various indoor and outdoor display applications. The EZCascade serial interface enables large multidriver display panels to be constructed with interconnected MAX6972/MAX6973 devices (see Figure 1).

The drivers provide 12-bit (MAX6972) or 14-bit (MAX6973) individual PWM steps for each LED output. Four to seven global-intensity bits provide additional pulse-density modulation (PDM) intensity control (see Table 1). The MAX6972/MAX6973 provide 19 bits of total current/intensity control range per color per pixel, or 18 bits if multiplexing. The total PWM dynamic range encompasses gamma correction and, if desired, individual LED calibration.

LED outputs are grouped in ports (Y and Z) with eight LED outputs per port. Each port features its own current calibration control DAC (CALDAC) with 0.31% resolution to set the current. The MAX6972/MAX6973 current calibration feature allows unmatched LEDS from different lots and manufacturers to be color matched.

#### **Power-Up**

On power-up, the MAX6972/MAX6973 set the calibration current to the minimum current for all LED outputs and clear the global-intensity PDM data, individual-intensity PWM data, and the timing counters. The display remains blank after CLKI starts running. The watchdog function is inactive after power-up.



Figure 1. Generic Cascaded Connection Scheme

### Table 1. Comparison of MAX6972/MAX6973

| PART      | LED DRIVE        | LED DRIVE | CALIBRATION  | GLOBAL PDM |             | INDIVIDUAL |
|-----------|------------------|-----------|--------------|------------|-------------|------------|
| FANI      | OUTPUTS          | CURRENT   | DAC RANGE    | DIRECT     | MULTIPLEXED | PWM        |
| MAX6972   | 10               |           |              | 7 bits     | 6 bits      | 12 bits    |
| MA X 6070 | 16<br>(7V rated) | 55mA      | 11mA to 55mA | 5 bits     | 4 bits      | 14 bite    |
| MAX6973   |                  |           |              | 3 bits     | 2 bits      | 14 bits    |

#### LED Intensity Control

The MAX6972/MAX6973 adjust global and individual intensities over a time period called a frame. One frame requires 2<sup>19</sup> (524,288) periods of CLKI and corresponds to one video-frame time. Video frames generally contain consecutive images displayed rapidly to yield a motion picture display. Running the MAX6972/MAX6973 at f<sub>CLKI</sub> = 31.5MHz allows a video-frame update rate of 60fps for full-motion video (see the *MAX6972 Video-Frame Timing* and *MAX6973 Video-Frame Timing* sections).

**Global-Intensity Control** 

The MAX6972/MAX6973 further divide frames into subframes to allow a unique combination of global- and individual-intensity controls. The number of subframes is equal to the number of global-intensity control steps. The MAX6972 uses 128 subframes per frame in nonmultiplexed mode (corresponding to 7-bit globalintensity PDM control) and 64 subframes in multiplexed mode (corresponding to 6-bit global-intensity PDM control). The MAX6973 features 5-, 4-, 3-, and 2-bit global-intensity control to yield 32, 16, 8, and 4 subframes per frame, respectively.

The MAX6972/MAX6973 control global intensity by driving subframes on and off. When a subframe is on, it allows the individual PWM intensity control to be driven on the outputs. Subframes that are off do not have any PWM modulation on the outputs.



Figure 2. Relationship Among the CALDACs, Global-Intensity, and Individual-Intensity PWM Controls

**Calibration DACs** 

The MAX6972/MAX6973 provide three levels of output

current control for LED drive: calibration DACs

(CALDACs), global-intensity control, and individual-

intensity control. The CALDACs set the port output cur-

rent levels, while the global-intensity and individual-

intensity controls modulate the output current on/off

times, providing a fine-resolution control of average

output currents (see Figure 2). The individual-intensity

control operates on each output independently to set each individual LED intensity level. The global-intensity

controls modulate MAX6972/MAX6973 outputs simulta-

neously for a uniform brightness control without affect-

ing color. Using a fixed output current level that is

modulated only by on/off control leaves the LED color

unaffected while precisely controlling intensity. Finally,

all outputs can be turned on and off simultaneously by

The 8-bit Y and Z CALDACs set the output current level

for all 8 outputs in the Y and Z ports, respectively (see

the MAX6972/MAX6973 Block Diagrams). The Y CALDAC and Z CALDAC range from a low of 11mA

(0x00) to a maximum of 55mA (0xFF), providing

172µA/step of current trimming. The CALDACs are

loaded by the serial interface using command 01 (see

Table 4). The Z CALDAC data is loaded first, followed by the Y CALDAC data (see the *Serial Interface* section).

The loaded data takes effect immediately.

setting or clearing configuration bit D3 (PWM-ON).

#### **Individual PWM Control**

The MAX6972/MAX6973 further modulate the time that each subframe is ON by a pulse-width modulation (PWM) value. Each output current driver in the Y and Z ports has a unique 12-bit (MAX6972) or 14-bit (MAX6973) PWM control value providing fine resolution adjustment of average current output. Each bit time of the PWM corresponds to one period of CLKI (T<sub>CLKI</sub>). The PWM setting determines the amount of time (out of the total period) that the output is on. The subframes have PWM off zones at the start (tspwm) and end (tEpwm) of the PWM period (see Figure 3). The subframe period and PWM off zones are shown in Table 2 for each device.

| Table 2. | Subframe | and PWM | Timing |
|----------|----------|---------|--------|
|----------|----------|---------|--------|

| PART    | SUBFRAME<br>(T <sub>CLKI</sub> ) | tspwm<br>(Tclki) | <sup>t</sup> ерwм<br>(Tclki) | <sup>t</sup> емux<br>(Tclкi) |  |
|---------|----------------------------------|------------------|------------------------------|------------------------------|--|
| MAX6972 | 4096                             | 16               | 16                           | 16                           |  |
| MAX6973 | 16,384                           | 32               | 32                           | 32                           |  |

The MAX6972 subdivides each subframe by 4096 (12-bit) PWM steps and has 16 cycle off zones, leaving an active PWM region of 4064 PWM steps ranging from 16 to 4079. The MAX6973 subdivides each subframe by 16,384 (14-bit) PWM steps and has 32 cycle off zones, leaving an active PWM region of 16,320 PWM steps ranging from 32 to 16,351. The PWM phase for outputs Y0, Y2, Y4, Y6 and Z0, Z2, Z4, Z6 use phasing with the outputs on first and off second. Inverse phasing is used for outputs Y1, Y3, Y5, Y7 and Z1, Z3, Z5, Z7 to balance the timing of loads on the LED anode power supply, as shown in Figure 3.

In multiplexed operation, the subframes are shared between  $\overline{MUX0}$  and  $\overline{MUX1}$  active times, effectively reducing the number of subframes by 2.

#### LED-Intensity Control Example

The three levels of intensity control are shown in Figure 2 for one LED output driver in a MAX6972 in nonmultiplexed mode. As an example, the CALDAC is set to 169<sub>DEC</sub>, setting the port output current level to 40mA.



Figure 3. Multiplexed and Nonmultiplexed Output Driver Phasing and Example PWM Values



The global-intensity PDM value is set to 96DEC, producing an even distribution of ON subframes out of the 128 possible (shown in Figure 4 as subframes 1, 3, 4, 5, etc). Each subframe can be ON for a PWM duration set by the individual PWM value. The PWM value setting of 2560DEC out of 4096 (12-bit) results in a further reduction of current ON time (shown in bold trace).

The internal PDM logic spreads the on subframes as evenly as possible among the off subframes to keep the effective scanning frequency high.

For applications with a slower clock speed, the MAX6973 can increase the display refresh rate by a factor of four to eliminate visible flicker. Setting configuration bit D4 (GLB4) to 1 activates the increased refresh rate (see Table 6). The increased refresh rate reduces the number of global-intensity settings by a factor of four (see Table 3).

#### MAX6972 Video-Frame Timing

The MAX6972 supports up to 60 video frames per second (fps). The following equation shows the required clock frequency to support 60 video fps:

60 (video fps) x 4096 (clocks per 12-bit PWM period) x 128 (global-intensity subframes) = 31.5MHz.

The MAX6972 supports up to a 33MHz clock signal (~63fps).

Each 12-bit PWM period contains 4096 clock cycles; multiply that number by 128 (number of global intensity subframes) to obtain the required number of clock cycles (524,288) per video frame. The MAX6972 requires 36 bits (12 bits per color multiplied by three colors) to drive an RGB pixel. The maximum pixel data that the MAX6972 can send per video frame is 524,288 / 36 or 14,563 pixels, corresponding to 2730 cascaded MAX6972s.

#### MAX6973 Video-Frame Timing

The MAX6973 also supports up to 60 video frames per second (fps). The following equation shows the required clock frequency to support 60 video fps:

60 (video fps) x 16,384 (clocks per 14-bit PWM period) x 32 (global-intensity subframes) = 31.5MHz.

The MAX6973 supports up to a 33MHz clock signal (~63fps).

Each 14-bit PWM period contains 16,384 clock cycles; multiply 16,384 by 32 (global-intensity subframes) to obtain the required number of clock cycles (524,288) per video frame. The MAX6973 requires 42 bits (14 bits per color multiplied by three colors) to drive an RGB pixel. The maximum pixel data that the MAX6973 can send per video frame is 524,288 / 42 or 12,483 pixels, corresponding to 2340 cascaded MAX6973s.



Figure 4. The three levels of LED current control (CALDAC, global-intensity PDM, and individual PWM) modulate the average output current.

**Multiplexed vs. Nonmultiplexed Operation** The MAX6972/MAX6973 can double the number of LEDs driven from 16 to 32 through multiplexing. When multiplexing, the two outputs, MUX0 and MUX1, drive two external pnp transistors, such as FMMTL717, used as common-anode power switches (see Figure 5).



Figure 5. MAX6973 Multiplexing Two Sets of Eight RG Pixels with a Single LED Supply and Subframe Timing



|         |            |              |             | 0 1                              |                                    |                           |  |
|---------|------------|--------------|-------------|----------------------------------|------------------------------------|---------------------------|--|
| PART    | MUX<br>BIT | OPERATION    | PWM<br>RES. | TOTAL CLOCKS PER<br>PWM SUBFRAME | USEABLE CLOCKS PER<br>PWM SUBFRAME | MAXIMUM PWM<br>DUTY CYCLE |  |
| 0       | 0          | Nonmultiplex | 12 bits     | 4096                             | 4064                               | 4004 / 4000 00 000/       |  |
| MAX6972 | 1          | Multiplex    |             |                                  |                                    | 4064 / 4096 = 99.22%      |  |
| MAYCOZO | 0          | Nonmultiplex | 14 bits     | 16.384                           | 16,320                             | 16,320 / 16,384 = 99.61%  |  |
| MAX6973 | 1          | Multiplex    | 14 DIIS     | 10,304                           |                                    |                           |  |

### Table 3. MAX6972/MAX6973 Timing Comparison

| PART    | GLB4<br>BIT | MUX<br>BIT | OPERATION    | GLOBAL<br>PDM<br>RES. | SUBFRAMES<br>PER FRAME | CLOCKS<br>PER<br>FRAME | CLOCK<br>FREQUENCY (MHz)<br>FOR 50fps | CLOCK<br>FREQUENCY (MHz)<br>FOR 60fps |
|---------|-------------|------------|--------------|-----------------------|------------------------|------------------------|---------------------------------------|---------------------------------------|
| MAX6972 | Х           | 0          | Nonmultiplex | 7 bits                | 128                    | E04 000                | 26.2144                               | 31.45728                              |
| MAX09/2 | Х           | 1          | Multiplex    | 6 bits                | 64                     | 524,288                |                                       | 31.45728                              |
|         | 0           | 0          | Nonmultiplex | 5 bits                | 32                     | E04 000                | 26.2144                               | 31.45728                              |
| MAX6973 | 0           | 1          | Multiplex    | 4 bits                | 16                     | 524,288                | 20.2144                               | 31.43720                              |
| WAA0973 | 4           | 0          | Nonmultiplex | 3 bits                | 8                      | 101 070                |                                       | 7.0040                                |
| 1       | 1           | 1          | Multiplex    | 2 bits                | 4                      | 131,072                | 6.5536                                | 7.8643                                |

Setting configuration bit D0 to 1 enables multiplex operation. MUX0 and MUX1 alternate the LED anode drive voltage between two sets of LEDs. The Y and Z ports provide individual PWM control during alternate MUX cycles as shown in Figure 3. The alternating MUX cycles reduce the global-intensity resolution (the number of subframes) by half, which reduces the average LED current by half.

Watchdog

A selectable watchdog timer monitors serial-interface inputs CLKI, DIN, and LOADI. Enabling the watchdog timer requires that CLKI, DIN, and LOADI toggle at least once every 40ms. If any of these transitions fails to occur, then the individual-intensity PWM data latches clear. This condition effectively blanks the LEDs. Update the individual-intensity PWM data registers to turn the LEDs back on. The watchdog timeout does not affect the calibration or global-intensity data, the clock synchronization, or multiplexed/nonmultiplexed setting.

Use the watchdog functionality in safety-critical applications where a blanked display is safer than an incorrect display.

### LED Open-Circuit and Overtemperature Detection

The MAX6972/MAX6973 feature two fault detection functions: open-circuit LED outputs and overtemperature. An LED open-circuit is detected on driver outputs by monitoring for output voltages below 200mV. When an open circuit is detected, the MAX6972/MAX6973 increments a fault counter included in the serial-interface protocol that can be routed back to the host transmitter for diagnostics. Any number of open-circuit LEDS, multiplexed or nonmultiplexed, can be detected, however only one counter increment occurs per device.

The MAX6972/MAX6973 detect die temperatures above  $T_{DIE} = +165^{\circ}$ C and disable all output drivers by setting all PWM data to zero. The fault counter in the serial-interface protocol is incremented by one count for each cascaded device with an overtemperature condition. The output drivers are turned back on when the die temperature falls below  $T_{DIE} = +150^{\circ}$ C. The fault counter value is distinguished between LED opencircuit and overtemperature conditions by the serial-interface command used at the time of detection (see the *Serial Interface* section for more details).

#### Commands

The MAX6972/MAX6973 have four commands used to load all operating mode and LED output current data. Each command is uniquely identified by two bits, C1 and CO, embedded in the serial-interface protocol structure. The commands Load CALDAC, Load Global-Intensity PDM, and Load Configuration each require 16 bits of data (2 bytes) for every cascaded device. The number of bits required for the command load individual PWM varies by device and multiplex mode of operation. Each cascaded device can receive unique data for CALDACs, global intensity, configuration, and individual PWM output drivers. Generally, all cascaded devices are operated in the same configuration mode. The data bytes are transmitted MSB first for all commands. The commands are communicated to all cascaded devices by the host using the synchronous serial-interface and protocol structure (see the Serial Interface section for details). The four commands and the data lengths for each command are shown in Table 4.

The MAX6972, operating in nonmultiplexed mode, requires sixteen 12-bit individual PWM data (192 bits total) and requires thirty-two 12-bit data (384 bits total) in multiplexed operation mode. Similarly, the MAX6973 operating in nonmultiplexed mode requires sixteen 14-bit individual-intensity PWM data (224 bits total) and requires thirty-two 14-bit (448 bits total) data in multi-

plexed mode. The individual PWM data are loaded into an intermediate latch and transferred to the actual PWM latches at subframe 0 and PWM clock 0.

Both Y and Z calibration DACs are loaded with 8-bit data each in nonmultiplexed and multiplexed modes. Data is updated immediately into the CALDAC latches (see Table 8).

The MAX6972/MAX6973 require one data byte to set the global-intensity PDM for all output drivers. The global-intensity PDM data has a variable number of active bits depending on the multiplex operating mode and, for the MAX6973, the global-quarter setting. The number of bits used for global-intensity control is always justified to the LSB of the data byte, as shown in Table 5. One byte of data is sent twice with the global-intensity PDM data bits justified to the LSB. Data is updated into the PWM latches at subframe 0 and PWM clock 0 (see Table 9).

When using the MAX6973 5-bit global-intensity setting, the settings range from 0 to 63 to set the global intensity from 1 to 64 subframes ON to 64 out of 64 subframes ON. When using the MAX6972 7-bit global-intensity setting, the settings range from 0 to 127 to set the global intensity from 1 out of 128 subframes ON to 128 out of 128 subframes ON.

| СМІ | D[1:0] | COMMAND                   | DATA LENGTH PER CASCADED DEVICE   |
|-----|--------|---------------------------|-----------------------------------|
| C1  | C0     | COMMAND                   | DATA LENGTITPER CASCADED DEVICE   |
|     |        |                           | 192 bits (MAX6972 nonmultiplexed) |
| 0   | 0 0    | Lead individual DW/M      | 384 bits (MAX6972 multiplexed)    |
| 0   | 0      | Load individual PWM       | 224 bits (MAX6973 nonmultiplexed) |
|     |        |                           | 448 bits (MAX6973 multiplexed)    |
| 0   | 1      | Load CALDAC               | 16 bits                           |
| 1   | 0      | Load global-intensity PDM | 16 bits                           |
| 1   | 1      | Load configuration        | 16 bits                           |

### Table 4. Commands and Data Length

### Table 5. Global-Intensity Data Bit Justification

| PART    | GLB4 | MUX | TOTAL BITS | MSB D7 | D6     | D5     | D4     | D3     | D2     | D1     | LSB D0 |
|---------|------|-----|------------|--------|--------|--------|--------|--------|--------|--------|--------|
| MAX6972 | Х    | 0   | 7          | 0      | Bit[6] | Bit[5] | Bit[4] | Bit[3] | Bit[2] | Bit[1] | Bit[0] |
| WAX09/2 | Х    | 1   | 6          | 0      | 0      | Bit[5] | Bit[4] | Bit[3] | Bit[2] | Bit[1] | Bit[0] |
|         | 0    | 0   | 5          | 0      | 0      | 0      | Bit[4] | Bit[3] | Bit[2] | Bit[1] | Bit[0] |
| MAYCOZO | 0    | 1   | 4          | 0      | 0      | 0      | 0      | Bit[3] | Bit[2] | Bit[1] | Bit[0] |
| MAX6973 | 1    | 0   | 3          | 0      | 0      | 0      | 0      | 0      | Bit[2] | Bit[1] | Bit[0] |
|         | 1    | 1   | 2          | 0      | 0      | 0      | 0      | 0      | 0      | Bit[1] | Bit[0] |



The global-intensity data is received in an intermediate register and is applied to the outputs at subframe 0 and PWM clock 0.

The MAX6972/MAX6973 have one byte of configuration data with 5 active bit settings as shown in Table 6. One byte of data containing configuration bit settings is sent twice. Data is updated immediately into the CALDAC latches. See Table 10. The loaded configuration settings take effect immediately.

### Table 6. Load Configuration Bit Definitions

**Serial Interface** The MAX6972/MAX6973 feature a fully synchronous and fully buffered serial interface that allows cascading of multiple devices. The serial interface consists of inputs (CLKI, DIN, and LOADI) and outputs (CLKO, DOUT, and LOADO). The MAX6972/MAX6973 can pass different data to each cascaded device without any additional inputs to identify the position of the devices in the cascaded chain.

| CONFIGURATION BIT | ACRONYM | FUNCTION                           | DESCRIPTION                                                                                                                                                                                                                                                                                             |
|-------------------|---------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MSB D7            |         | 0                                  | Not used                                                                                                                                                                                                                                                                                                |
| D6                | _       | 0                                  | Not used                                                                                                                                                                                                                                                                                                |
| D5                |         | 0                                  | Not used                                                                                                                                                                                                                                                                                                |
| D4                | GLB4    | Global quarter                     | Enables the reduced global-intensity setting in the MAX6973 when set to 1. When set, the MAX6973 uses eight (or four, if multiplexing) PWM subframes. GLB4 is set to 0 as power-on default. Setting bit D4 has no effect in the MAX6972.                                                                |
| D3                | PWM-ON  | Enable<br>individual<br>PWMs       | Turns all individual PWM outputs on when set to 1. Power-on default is PWM-ON set to 0 to disable all current output drivers. PWM-ON can be used to turn all LEDs on or off without affecting the global-intensity or individual PWM settings.                                                          |
| D2                | CRST    | Reset frame<br>and PWM<br>counters | Setting CRST to 1 synchronously resets internal counters to 0. This action sets the MAX6972/MAX6973 to subframe 0 of the global-intensity subframe counter and clock 0 of all individual PWM counters. The CRST bit is a nonlatching control function that resets to 0 after the counters are set to 0. |
| D1                | WDOG    | Watchdog<br>enable                 | Setting WDOG to 1 enables the watchdog timer operation. Power-on default is 0.                                                                                                                                                                                                                          |
| LSB D0            | MUX     | Multiplex<br>enable                | Setting MUX to 1 turns multiplex mode on. Power-on default is 0.                                                                                                                                                                                                                                        |

The serial interface uses the continuously running clock, CLKI, to synchronously transfer and latch data (33MHz max). The MAX6972/MAX6973 sample inputs DIN and LOADI on the rising edge of CLKI and update outputs DOUT and LOADO on the edge of CLKI. The MAX6972/MAX6973 specifications guarantee that cascaded devices observe setup and hold timing from device to device, making external buffers and clock trees unnecessary, even in very large systems.

The high-speed CLKI, CLKO, DIN, and DOUT signals use low-voltage differential signaling (LVDS), and the less frequently changing control signals, LOADI and LOADO, use standard CMOS. The differential signals are generally referred to in unipolar shorthand; for example, the statement "CLKI rising edge" means that CLKI+ is rising, and CLKI- is falling.

The MAX6972/MAX6973 use LVDS drivers with differential signaling (300mV nominal logic swing around a +1.2V

bias) and cascaded CMOS control signals to minimize signal-path EMI and simplify interface timing and PC board layout. Note the differential inputs for the first driver can be driven from +3.3V CMOS using LVDS level translators, such as the MAX9112 terminated with 110 $\Omega$  (see Figure 12).

A 25MHz to 33MHz clock frequency is recommended to keep the display refresh rate high. When using the MAX6973 in reduced global-intensity mode (GLB4 = 1 in configuration register), the recommended clock frequency range is 6MHz to 33MHz.

#### Serial-Interface Protocol Structure

The MAX6972/MAX6973 serial interface transfers all data and control functions using a protocol structure consisting of header, data, and optional tail segments transmitted in this sequence. The header and tail segments transfer to all cascaded devices, while the data section reduces in bit length as data transfers



Figure 6. Serial-Interface Timing

MAX6972/MAX6973

through the cascaded devices. When LOADI is low, the MAX6972/MAX6973 continuously monitor DIN for reception of the SYNC pattern (see the *Header Segment* section).

#### Header Segment

The 24-bit header segment consists of an 8-bit fixed synchronization pattern (SYNC), a 6-bit command pattern (CMD), and a 10-bit counter (CNTR) segment (see Table 7). LOADI must change from low to high within plus or minus one clock cycle of the first command bit. When the SYNC bit pattern 0xE8 is recognized, LOADI is monitored for the rising edge, allowing the device to internally synchronize LOADI to CLKI. The six command bits, CMD[5:0], consist of bits C1 and C0 repeated three times. The four commands used by the MAX6972/MAX6973 are defined by the two bits, C1 and C0. The counter segment is incremented by one for each cascaded device with an internal fault detected. Use the counter segment to collect fault data across the cascaded chain.

#### HDR[23:0]

Complete 24-bit header segment.

#### SYNC[7:0]

Synchronization bit pattern 0xE8 is recognized by the MAX6972/MAX6973 during intervals when LOADI is low. The SYNC bit pattern, followed by the rising edge of LOADI, internally synchronizes the timing relationship

# between CLKI and DIN with the LOADI signal. The synchronization pattern must be 0xE8.

#### CMD[5:0]

Send command bits C1 and C0 three times in succession. The command bits define how many data bits are received and where the data is loaded. The four commands are:

| C1:C0 | COMMAND                   | CMD[5:0] |
|-------|---------------------------|----------|
| 00    | Load individual PWM       | 000000   |
| 01    | Load CALDAC               | 010101   |
| 10    | Load global-intensity PDM | 101010   |
| 11    | Load configuration        | 111111   |

#### CNTR[9:0]

This is the counter for open LED or overtemperature fault conditions. The host sends the header segment with the counter value set to zero. The counter value is incremented one count by each device that detects a fault condition in the cascaded chain. The accumulated count value returns to the host from the last device in the cascade chain. The command determines which fault type is incremented to the counter (see *LED Open-Circuit and Overtemperature Detection Counter* section):

| CMD[1:0] = X0 | Overtemperature faults counted |
|---------------|--------------------------------|
| CMD[1:0] = X1 | Open LED faults counted        |

#### Table 7. Serial-Interface Header

|          | HDR |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|----------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 23       | 22  | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| SYNC CMD |     |    |    |    |    |    |    |    | CN | TR |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 7        | 6   | 5  | 4  | 3  | 2  | 1  | 0  | 1  | 0  | 1  | 0  | 1  | 0  | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| 1        | 1   | 1  | 0  | 1  | 0  | 0  | 0  | C1 | C0 | C1 | C0 | C1 | C0 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |



#### **Data Segment**

The bit length of the data segment received by the MAX6972/MAX6973 is dependent on the command specified in the header.

The load CALDAC command has two unique data bytes, while load global-intensity PDM and load configuration each have one byte of data repeated once. The CALDAC data within the command load CALDAC is sent with Z CALDAC data first followed by Y CALDAC data, as shown in Table 8.

The data segment of the load individual PWM command has a variable length depending on specific device and configuration settings. The data is always organized as Z driver data first in the order of Z7 first to Z0 last (MSB first), followed by the Y driver data in the same order of Y7 to Y0 (MSB first).

#### Tail Segment

The MAX6972/MAX6973 allow for an optional string of data bits to be transmitted following all device data bits, which is referred to as the tail segment. The data bits of the tail segment are clocked back to the host, following the header, from the last device in a cascaded chain. The number of bits in the tail segment is optional. The tail carries no device-specific data on DIN, but provides feedback confirmation to the host that all data bits were extracted by all devices in the cascade chain.

### Table 8. Serial Format for Load CALDAC

| HEADER                                       | DATA 1        | DATA 2        | DATA 3        |  | DATA N        |  |  |  |  |
|----------------------------------------------|---------------|---------------|---------------|--|---------------|--|--|--|--|
| HDR[23:0]                                    | Z[7:0] Y[7:0] | Z[7:0] Y[7:0] | Z[7:0] Y[7:0] |  | Z[7:0] Y[7:0] |  |  |  |  |
| Z[7:0] 8-bit data loaded into port Z CAL DAC |               |               |               |  |               |  |  |  |  |

2[7:0] 8-bit data loaded into port 2 CALDAC Y[7:0] 8-bit data loaded into port Y CALDAC

[7.0] O-Dit Uala loaded Into port F CALD/

N Number of cascaded devices

#### Table 9. Serial Format for Load Global-Intensity PDM

| HEADER    | DATA 1        | DATA 2        | DATA 3        | <br>DATA N        |
|-----------|---------------|---------------|---------------|-------------------|
| HDR[23:0] | D[7:0] D[7:0] | D[7:0] D[7:0] | D[7:0] D[7:0] | <br>D[7:0] D[7:0] |

D[7:0] Send the same data repeated (16 total bits) for the 8-bit data for global-intensity PDM Send the 8-bit data for the global-intensity PDM twice (16 total bits)

### Table 10. Serial Format for Load Configuration

| HEADER    | DATA 1        | DATA 2        | DATA 3        | <br>DATA N        |
|-----------|---------------|---------------|---------------|-------------------|
| HDR[23:0] | D[7:0] D[7:0] | D[7:0] D[7:0] | D[7:0] D[7:0] | <br>D[7:0] D[7:0] |

D[7:0] Send the same data repeated (16 total bits) for the 8-bit data for configuration Send the 8-bit configuration data two times (16 total bits)

### Table 11. Serial Format for Load Individual PWM (Nonmultiplexed)

| HEADER    | DATA 1    | DATA 2    | DATA 3    | <br>DATA N |
|-----------|-----------|-----------|-----------|------------|
| HDR[23:0] | Z7, Z6,Y0 | Z7, Z6,Y0 | Z7, Z6,Y0 | <br>ZnYn   |

Z\_...Y\_ 12-bit (MAX6972) or 14-bit (MAX6973) data each

### Table 12. Serial Format for Load Individual PWM (Multiplexed)

|                        | HEADER                     | DATA 1                                         | DATA 2                                         | DATA 3                                                                                               |                            | DATA N                                                              |
|------------------------|----------------------------|------------------------------------------------|------------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------|---------------------------------------------------------------------|
|                        | HDR[23:0]                  | Z7, Z7', Z6, Z6',Y0'                           | Z7, Z7', Z6, Z6',Y0'                           | Z7, Z7', Z6, Z6',Y0'                                                                                 |                            | Z7, Z7', Z6, Z6',Y0'                                                |
| Z_<br>Z_'<br>Y_<br>Y_' | 12-bit (MAX<br>12-bit (MAX | 6972) or 14-bit (MAX6<br>6972) or 14-bit (MAX6 | 973) PWM data for ead<br>973) PWM data for ead | ch output Z_ during mu<br>ch output Z_ during mu<br>ch output Y_ during mu<br>ch output Y_ during mu | ıltiplex ph<br>ıltiplex ph | ase $\overline{MUX1}$ , MSB first ase $\overline{MUX0}$ , MSB first |





Figure 8. Example Showing Three-Device Cascade Connection Scheme with the Interconnecting Nodes Labeled for Clarity



Figure 9. Timing Example Showing CALDAC Data Set for Three Cascaded Devices

#### Serial-Interface Cascade Timing

The MAX6972/MAX6973 serial-interface protocol timing is simplified by the guaranteed setup and hold characteristics of the outputs from one device driving the inputs of another. An example of a cascade of three MAX6972/MAX6973 devices is shown in Figure 8.

#### Example of Serial-Interface Cascade Timing

The basic timing of a MAX6972/MAX6973 cascaded chain of three devices demonstrates the principle that applies to any number of cascaded devices. The first device connected to the host transmitter is referenced as 1, and the remaining devices are referenced as 2 and 3. Device 3 outputs connect to the host for communicating diagnostic and fault counter data.

The first MAX6972/MAX6973, device 1, receives the header and captures the first set of data bits. The number of captured bits is determined by the command given in the header. A timing example of the data transfer for the Load CALDAC command is shown in Figure 9. Device 1 does not send the captured data out on DOUT. Instead, device 1 sends out a new header 17 clock cycles after the reception of the first header bit on DIN. The data flow on each interconnect node is shown in Figure 10.

| D0 HEADER 1 WORD 1 WORD 2 WORD 3 T<br>D1 T CLOCKS HEADER 2 WORD 2 WORD 3 T<br>D2 HEADER 3 WORD 3 T<br>HEADER 3 WORD 3 T | CLKO |           |    |          |      | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |   |          |   |  |
|-------------------------------------------------------------------------------------------------------------------------|------|-----------|----|----------|------|-----------------------------------------|---|----------|---|--|
| D1 HEADER 2 WORD 2 WORD 3 T<br>17 CLOCKS<br>D2 HEADER 3 WORD 3 T                                                        | D0   | HEADER 1  |    | WORD 1   |      | WORD                                    | 2 | WORD 3   | Т |  |
| D2 HEADER 3 WORD 3 T                                                                                                    | D1   | 17 CLOCKS |    | HEADER 2 |      | WORD                                    | 2 | WORD 3   | Т |  |
| 47.01.001/0                                                                                                             | D2   |           | 17 |          | ł    | HEADER 3                                |   | WORD 3   | T |  |
| D3 HEADER 4 T                                                                                                           | D3   |           |    |          | 17 C |                                         |   | HEADER 4 | Т |  |

Figure 10. Data Cascading Example for 16-Bit Data Words

After capturing the first data set, device 1 transmits all following data segments and the optional tail segment on DOUT, delayed by one CLKI cycle. Device 2 receives the new header from device 1, followed by data that now begins with device 2's data set. Device 2 repeats the same process as described above; capturing the first data set received, appending a new header, and passing all subsequent data out DOUT to the next device 3. Device 3 captures the last data set and transmits a header followed by the tail segment. The last header and tail segments are clocked back into the host receiver. The header received by the host contains the updated fault counter data. The tail data bit pattern can be compared to the tail data originally transmitted by the host for data integrity check.

When the MAX6972/MAX6973 send individual-intensity PWM data, the data segment bit length is large due to



the 12-bit or 14-bit PWM data for each of the 16 outputs (see Figure 11). The various data segment bit lengths for each of the four commands and different operating modes is shown in Table 4. Data capturing is the same as described above with the header segment outputs and data being delayed by the full length of the data bit stream being captured plus one clock cycle.



Figure 11. Long (192 Bits) PWM Data Cascading Shown for MAX6972 in Nonmultiplexed Mode

### LED Open-Circuit and Overtemperature Detection Counter

The MAX6972/MAX6973 feature LED open-circuit detection and overtemperature detection that use the counter section of the header segment to record detected faults. Using commands 01 or 11 force the counter to record LED open-circuit detection faults. Using commands 00 or 10 force the counter to record overtemperature faults.

The MAX6972/MAX6973 detect an open circuit on a driver output by monitoring for output voltages below 200mV. When an open circuit is detected, the MAX6972/ MAX6973 increment the counter segment data, CNTR[9:0], received on DIN by 1 before transmitting a header and new counter value out DOUT. Regardless of the number of open-circuit outputs on a device, the counter increment is 1. The MAX6972/MAX6973 detect die temperatures above  $T_{DIE} = +165^{\circ}$ C and disable all output drivers by setting all PWM data to zero. During an overtemperature event, the MAX6972/MAX6973 increment the counter segment data, CNTR[9:0], received on DIN by 1 before transmitting a header and new counter value out DOUT. The output drivers are allowed to be on when the die temperature falls below  $T_{DIE} = +150^{\circ}$ C.

When there is no fault detected, the counter data is passed directly to DOUT unaltered.

### Applications Information

### **Terminations and PC Board Layout**

The MAX6972/MAX6973's layout simplifies cascading multiple devices, as the interface signals flow through from each device. The synchronous and buffered nature of the interface simplifies the board design, but pay attention to signal routing and termination, as with other high-speed logic circuits.

Terminate the differential input pairs, CLKI+ and CLKI-, as well as DIN+ and DIN-, with a termination resistor as close as possible to the package. When using the MAX6972/MAX6973 as the signal source, use a  $200\Omega$  termination resistor. When using a level translator or clock retimer as the signal source, use a  $110\Omega$  termination resistor. Route each differential input pair as close parallel tracks with spacing or a GND trace between the track pair and the next signal track to minimize cross-coupling. Track lengths up to a few inches do not require termination-matched tracks (transmission lines).

Use the same length interface signal paths, whether differential or CMOS, to ensure a uniform propagation delay for each signal.



Figure 12. Typical Cascaded Serial-Interface Termination Circuit



#### **Power-Supply Considerations**

The MAX6972/MAX6973 operate with a power-supply voltage of 3.0V to 3.6V. Bypass the V<sub>DD</sub> power supply to GND with a 0.1 $\mu$ F ceramic capacitor as close as possible to the device pins. If the LED supply is shared with the V<sub>DD</sub> supply, adequately decouple the V<sub>DD</sub> supply with bulk capacitance to ensure that the fast-rising, high-current LED drive currents do not cause transient dips in V<sub>DD</sub>.

#### **Driving LEDs from a Supply Higher than 7V**

An external npn transistor in a cascode configuration extends the output drive voltage above 7V. The external pass transistor's emitter clamps to a V<sub>BE</sub> below its base, which is connected to the MAX6972/MAX6973's supply voltage. An optional emitter resistor reduces the voltage drop across the MAX6972/MAX6973's output transistor and effectively takes the dissipation off the device into the resistor. The external transistor's collector current is equal to its emitter current (less a small base current), and the MAX6972/MAX6973 accurately control the emitter current with a constant current sink driver structure.

Example of using an external npn transistor:

 $V_{DD}$  = 3.3V ±5%,  $I_{OUT}$  = 55mA, external pass transistor  $V_{BE}$  = 0.7V - 1V at 55mA emitter current.

For best output current accuracy, design  $V_{\mbox{O}}$  to be at least 1.2V:

R1<sub>(MAX)</sub> = (3.15 - 1 - 1.2) / 0.055 = 17.3Ω, so choose R1 = 15Ω

hence,

 $V_{O(MIN)} = 3.15 - 1 - (15 \times 0.055) = 1.325V$  and  $V_{O(MAX)} = 3.45 - 0.7 - (15 \times 0.055) = 1.925V$ .



Figure 13. External Cascode npn Transistor

### **Typical Operating Circuit**



**Chip Information** 

PROCESS: BICMOS

MAX6972/MAX6973

### **Package Information**

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to **www.maxim-ic.com/packages**.)



MAX6972/MAX6973

### **Package Information (continued)**

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.)



- 1. 2. 3. A
- TO JESD 95-1 SPP-012. DETAILS OF TERMONAL 01 IDENTIFIER ARE BUT MINT DE LINCATEN VITUIN THE 70NE INDICATEN THE TEDMINAL

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

3.10

#### Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 \_

23