# 

ICS87430041

## FEMTOCLOCKS™ LVDS/LVPECL ZERO DELAY BUFFER/ CLOCK GENERATOR FOR PCI EXPRESS™ AND ETHERNET

# **General Description**



The ICS8743004I is Zero-Delay Buffer/Frequency Multiplier with four differential LVDS or LVPECL output pairs (pin selectable output type), and uses external feedback for "zero delay" clock regeneration. In PCI Express and Ethernet

applications, 100MHz and 125MHz are the most commonly used reference clock frequencies and each of the four output pairs can be independently set for either 100MHz or 125MHz. With an output frequency range of 98MHz to 165MHz, the device is also suitable for use in a variety of other applications such as Fibre Channel (106.25MHz) and XAUI (156.25MHz). The M-LVDS Input/Output pair is useful in backplane applications when the reference clock can either be local (on the same board as the ICS8743004I) or remote via a backplane connector. In output mode, an input from a local reference clock applied to the CLK/nCLK input pins is translated to M-LVDS and driven out to the MLVDS/nMLVDS pins. In input mode, the internal M\_LVDS driver is placed in Hi-Z state using the OE\_MLVDS pin and MLVDS/nMLVDS pin then becomes an input (e.g. from a backplane).

The ICS8743004I uses very low phase noise FemtoClock<sup>TM</sup> technology, thus making it ideal for such applications as PCI Express Generation 1 and 2 as well as for Gigabit Ethernet, Fibre Channel, and 10 Gigabit Ethernet. It is packaged in a 40-VFQFN package (6mm x 6mm).

## **Features**

- Four differential output pairs with selectable pin type: LVDS or LVPECL. Each output pair is individually selectable for 100MHz or 125MHz (for PCIe and Ethernet applications).
- One differential clock input pair CLK/nCLK can accept the following differential input levels: LVPECL, LVDS, M-LVDS, LVHSTL, HCSL
- One M-LVDS I/O (MLVDS/nMLVDS)
- Output frequency range: 98MHz 165MHz
- Input frequency range: 19.6MHz 165MHz
- VCO range: 490MHz 660MHz
- PCI Express (2.5 Gb/S) and Gen 2 (5 Gb/s) jitter compliant
- External feedback for "zero delay" clock regeneration
- RMS phase jitter @ 125MHz (1.875MHz 20MHz): 0.57ps (typical)
- Full 3.3V supply mode
- -40°C to 85°C ambient operating temperature
- Available in lead-free (RoHS 6) packages

# **Pin Assignment**



The Preliminary Information presented herein represents a product in pre-production. The noted characteristics are based on initial product characterization and/or qualification. Integrated Device Technology, Incorporated (IDT) reserves the right to change any circuitry or specifications without notice.

# **Block Diagram**



PU means internal pull-up resistor on pin (power-up default is HIGH if not externally driven) PD means internal pull-down resistor on pin (power-up default is LOW if not externally driven)

# **Table 1. Pin Descriptions**

| Number         | Name               | Т         | уре      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------------|--------------------|-----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 11          | V <sub>DD</sub>    | Power     |          | Core supply pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 2              | OE_MLVDS           | Input     | Pullup   | Active High Output Enable. When HIGH, the M-LVDS output driver is active<br>and provides a buffered copy of reference clock applied the CLK/nCLK input<br>to the MLVDS/nMLVDS output pins. The MLVDS/nMLVDS frequency equals<br>the CLK/ nCLK frequency divided by the PDIV Divider value (selectable $\div$ 1,<br>$\div$ 4, $\div$ 5, $\div$ 8). When LOW, the M-LVDS output driver is placed into a Hi-Z state<br>and the MLVDS/nMLVDS pins can accept a differential input.<br>LVCMOS/LVTTL interface levels. |
| 3              | MLVDS              | I/O       |          | Non-Inverting M-LVDS input/output. The input/output state is determined by the OE_MLVDS pin. When OE_MLVDS = HIGH, this pin is an output and drives the non-inverting M-LVDS output. When OE_MLVDS = LOW, this pin is an input and can accept the following differential input levels: M-LVDS, LVDS, LVPECL, HSTL, HCSL.                                                                                                                                                                                         |
| 4              | nMLVDS             | I/O       |          | Inverting M-LVDS input/output. The input/output state is determined by the OE_MLVDS pin. When OE_MLVDS = HIGH, this pin is an output and drives the inverting M-LVDS output. When OE_MLVDS = LOW, this pin is an input and can accept the following differential input levels: M-LVDS, LVDS, LVPECL, HSTL, HCSL. The output driver is always M-LVDS and is not affected by the state of the Q-TYPE pin which affects Q0/nQ0:Q3/nQ3, and FBOUT/nFBOUT.                                                            |
| 5              | PLL_SEL            | Input     | Pullup   | PLL select. Determines if the PLL is in bypass or enabled mode (default). In enabled mode, the output frequency = VCO frequency/QDIV divider. In bypass mode, the output frequency = reference clock frequency/ (PDIV*QDIV). LVCMOS/LVTTL interface levels.                                                                                                                                                                                                                                                      |
| 6              | FBO_DIV            | Input     | Pulldown | Output Divider Control for the feedback output pair, FBOUT/nFBOUT.<br>Determines if the output divider = ÷4 (default), or ÷5.<br>LVCMOS/LVTTL interface levels.                                                                                                                                                                                                                                                                                                                                                  |
| 7              | MR                 | Input     | Pulldown | Active High Master Reset. When logic HIGH, the internal dividers are reset causing the Qx/nQx outputs to drive Hi-Z. Note that assertion of MR overrides the OE[0:2] control pins and all outputs are disabled. When logic LOW, the internal dividers are enabled and the state of the outputs is determined by OE[0:2]. MR must be asserted on power-up to ensure outputs phase aligned. LVCMOS/LVTTL interface levels.                                                                                         |
| 8              | OE0                | Input     | Pullup   | Output Enable. Together with OE1, determines the output state of the outputs with the default state: all output pairs switching. When an LVDS or LVPECL output pair is disabled, the disable state is Qx/nQx = Hi-Z. It should also be noted that the feedback output pins (FBOUT/nFBOUT) are always switching and are not affected by the state of OE[0:1]. Refer to table 3B for truth table. LVCMOS/LVTTL Interface levels.                                                                                   |
| 9              | OE1                | Input     | Pullup   | Output Enable. Together with OE0, determines the output state of the outputs with the default state: all output pairs switching. When an LVDS or LVPECL output pair is disabled, the disable state is Qx/nQx = Hi-Z. It should also be noted that the feedback output pins (FBOUT/nFBOUT) are always switching and are not affected by the state of OE[1:0]. Refer to table 3B for truth table. LVCMOS/LVTTL Interface levels                                                                                    |
| 10, 16, 27     | GND                | Power     |          | Power supply ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 12             | FBI_DIV0           | Input     | Pullup   | Feedback Input Divide Select 0. Together with FB_DIV1, determines the feedback input divider value. LVCMOS/LVTTL interface levels.                                                                                                                                                                                                                                                                                                                                                                               |
| Pin Descriptio | ns continue on the | next page |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

| Number     | Name             | Туре   |                     | Description                                                                                                                                                                                                                  |
|------------|------------------|--------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13         | FBI_DIV1         | Input  | Pullup              | Feedback Input Divide Select 1. Together with FB_DIV0, determines the feedback input divider value. LVCMOS/LVTTL interface levels.                                                                                           |
| 14         | nFBIN            | Input  | Pullup/<br>Pulldown | Inverted differential feedback input to phase detector for regenerating clocks with "Zero Delay."                                                                                                                            |
| 15         | FBIN             | Input  | Pulldown            | Non-inverted differential feedback input to phase detector for regenerating clocks with "Zero Delay."                                                                                                                        |
| 17         | QDIV0            | Input  | Pulldown            | Output Divider Control for Q0/nQ0. Determines if the output divider = $\div 4$ (default), or $\div 5$ . LVCMOS/LVTTL interface levels.                                                                                       |
| 18         | QDIV1            | Input  | Pulldown            | Output Divider Control for Q1/nQ1. Determines if the output divider = $\div 4$ (default), or $\div 5$ . LVCMOS/LVTTL interface levels.                                                                                       |
| 19         | QDIV2            | Input  | Pulldown            | Output Divider Control for Q2/nQ2. Determines if the output divider = $\div 4$ (default), or $\div 5$ . LVCMOS/LVTTL interface levels.                                                                                       |
| 20         | QDIV3            | Input  | Pulldown            | Output Divider Control for Q3/nQ3. Determines if the output divider = $\div$ 4 (default), or $\div$ 5. LVCMOS/LVTTL interface levels.                                                                                        |
| 21         | Q_TYPE           | Input  | Pulldown            | Output Type Select. 0 = LVDS outputs (default); 1 = LVPECL outputs on Q0/nQ0:Q3/nQ3, and FBOUT/nFBOUT. The MLVDS/nMLVDS driver is always M-LVDS and is NOT affected by the state of this pin. LVCMOS/LVTTL interface levels. |
| 22, 30, 35 | V <sub>DDO</sub> | Power  |                     | Output supply pins.                                                                                                                                                                                                          |
| 23,<br>24  | nFBOUT<br>FBOUT  | Output |                     | Differential feedback output pair. The feedback output pair always switches independent of the output enable settings on the OE[1:0] pins. LVDS or LVPECL interface levels.                                                  |
| 25, 26     | nQ3/Q3           | Output |                     | Differential LVDS or LVPECL output pair. The output type is controlled by the Q_TYPE pin as follows: Q_TYPE = 0 LVDS (default); Q_TYPE = 1 LVPECL.                                                                           |
| 28, 29     | nQ2/Q2           | Output |                     | Differential LVDS or LVPECL output pair. The output type is controlled by the Q_TYPE pin as follows: Q_TYPE = 0 LVDS (default); Q_TYPE = 1 LVPECL.                                                                           |
| 31, 32     | nQ1/Q1           | Output |                     | Differential LVDS or LVPECL output pair. The output type is controlled by the Q_TYPE pin as follows: Q_TYPE = 0 LVDS (default); Q_TYPE = 1 LVPECL.                                                                           |
| 33, 34     | nQ0/Q0           | Output |                     | Differential LVDS or LVPECL output pair. The output type is controlled by the Q_TYPE pin as follows: Q_TYPE = 0 LVDS (default); Q_TYPE = 1 LVPECL.                                                                           |
| 36         | V <sub>DDA</sub> | Power  |                     | Analog supply pin.                                                                                                                                                                                                           |
| 37         | CLK              | Input  | Pulldown            | Non-inverting differential clock input.<br>Accepts HCSL, LVDS, M-LVDS, HSTL input levels.                                                                                                                                    |
| 38         | nCLK             | Input  | Pullup/<br>Pulldown | Inverting differential clock input.<br>Accepts HCSL, LVDS, M-LVDS, HSTL input levels.                                                                                                                                        |
| 39         | PDIV0            | Input  | Pulldown            | Input Divide Select 0. Together with PDIV1 determines the input divider value. LVCMOS/LVTTL Interface levels.                                                                                                                |
| 40         | PDIV1            | Input  | Pulldown            | Input Divide Select 1. Together with PDIV0 determines the input divider value. LVCMOS/LVTTL Interface levels.                                                                                                                |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

# Table 2. Pin Characteristics

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 4       |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |                 |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |

# **Function Tables**

Table 3A. Common Configuration Table (not exhaustive) NOTE 1

| Input<br>Frequency | Output<br>Frequency | Application               | Frequency<br>Mult. Factor | PDIV | FBI_DIV | FBO_DIV | QDIVx |
|--------------------|---------------------|---------------------------|---------------------------|------|---------|---------|-------|
| 100MHz             | 100MHz              | PCIe Buffer               | 1                         | ÷1   | ÷1      | ÷5      | ÷5    |
| 125MHz             | 125MHz              | PCIe, Ethernet Buffer     | 1                         | ÷1   | ÷1      | ÷4      | ÷4    |
| 100MHz             | 125MHz              | PCIe Multiplier           | 5/4                       | ÷1   | ÷1      | ÷5      | ÷4    |
| 125MHz             | 100MHz              | PCIe Divider              | 4/5                       | ÷1   | ÷1      | ÷4      | ÷5    |
| 25MHz              | 100MHz              | PCIe Multiplier           | 4                         | ÷1   | ÷4      | ÷5      | ÷5    |
| 25MHz              | 125MHz              | PCIe, Ethernet Multiplier | 5                         | ÷1   | ÷4      | ÷5      | ÷4    |
| 25MHz              | 156.25MHz           | XAUI Multiplier           | 25/4                      | ÷1   | ÷5      | ÷5      | ÷4    |
| 62.5MHz            | 125MHz              | Ethernet Multiplier       | 2                         | ÷1   | ÷2      | ÷4      | ÷4    |
| 53.125MHz          | 106.25MHz           | Fibre Channel Multiplier  | 2                         | ÷1   | ÷2      | ÷5      | ÷5    |

NOTE 1: This table shows more common configurations and is not exhaustive. When using alternate configurations, the designer must ensure the VCO frequency is always within its range of 490MHz – 660MHz.

## Table 3B. Output Enable Truth Table

| Inputs |     | State                                                             |
|--------|-----|-------------------------------------------------------------------|
| OE1    | OE0 | Q[0:3] /nQ[0:3]                                                   |
| 0      | 0   | Q0/nQ0 switching, Q1/nQ1, Q2/nQ2, Q3/nQ3 disabled (Qx/nQx = Hi-Z) |
| 0      | 1   | Q0/nQ0, Q1/nQ1 switching, Q2/nQ2, Q3/nQ3 disabled (Qx/nQx = Hi-Z) |
| 1      | 0   | Q0/nQ0, Q1/nQ1, Q2/nQ2 switching, Q3/nQ3 disabled (Q3/nQ3 = Hi-Z) |
| 1      | 1   | All output pairs switching (default)                              |

# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                                                   | Rating                          |
|------------------------------------------------------------------------|---------------------------------|
| Supply Voltage, V <sub>DD</sub>                                        | 4.6V                            |
| Inputs, V <sub>I</sub>                                                 | -0.5V to V <sub>DD</sub> + 0.5V |
| Outputs, I <sub>O</sub> (LVDS)<br>Continuos Current<br>Surge Current   | 10mA<br>15mA                    |
| Outputs, I <sub>O</sub> (LVPECL)<br>Continuos Current<br>Surge Current | 50mA<br>100mA                   |
| Package Thermal Impedance, $\theta_{JA}$                               | 32.4°C/W (0 mps)                |
| Storage Temperature, T <sub>STG</sub>                                  | -65°C to 150°C                  |

# **DC Electrical Characteristics**

Table 4A. LVDS Power Supply DC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol           | Parameter             | Test Conditions | Minimum                | Typical | Maximum         | Units |
|------------------|-----------------------|-----------------|------------------------|---------|-----------------|-------|
| V <sub>DD</sub>  | Core Supply Voltage   |                 | 3.135                  | 3.3     | 3.465           | V     |
| V <sub>DDA</sub> | Analog Supply Voltage |                 | V <sub>DD</sub> – 0.18 | 3.3     | V <sub>DD</sub> | V     |
| V <sub>DDO</sub> | Output Supply Voltage |                 | 3.135                  | 3.3     | 3.465           | V     |
| I <sub>DD</sub>  | Power Supply Current  |                 |                        | 140     |                 | mA    |
| I <sub>DDA</sub> | Analog Supply Current |                 |                        | 18      |                 | mA    |
| I <sub>DDO</sub> | Output Supply Current |                 |                        | 140     |                 | mA    |

## Table 4B. LVPECL Power Supply DC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , $V_{EE} = 0V$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

| Symbol           | Parameter             | Test Conditions | Minimum                | Typical | Maximum         | Units |
|------------------|-----------------------|-----------------|------------------------|---------|-----------------|-------|
| V <sub>DD</sub>  | Core Supply Voltage   |                 | 3.135                  | 3.3     | 3.465           | V     |
| V <sub>DDA</sub> | Analog Supply Voltage |                 | V <sub>DD</sub> – 0.19 | 3.3     | V <sub>DD</sub> | V     |
| V <sub>DDO</sub> | Output Supply Voltage |                 | 3.135                  | 3.3     | 3.465           | V     |
| I <sub>EE</sub>  | Power Supply Current  |                 |                        | 240     |                 | mA    |
| I <sub>DDA</sub> | Analog Supply Current |                 |                        | 19      |                 | mA    |

| Table 4C. LVCMOS/LVTTL DC Characteristics, | $V_{DD} = V_{DDO} = 3.3$ | 3V ± 5%, T <sub>A</sub> = -40°C to 8 | 5°C |
|--------------------------------------------|--------------------------|--------------------------------------|-----|
|--------------------------------------------|--------------------------|--------------------------------------|-----|

| Symbol          | Parameter          |                                              | Test Conditions                                | Minimum | Typical | Maximum               | Units |
|-----------------|--------------------|----------------------------------------------|------------------------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage |                                              |                                                | 2       |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage  |                                              |                                                | -0.3    |         | 0.8                   | V     |
|                 | Input High Current | PDIV[0:1], QDIV[0:3],<br>MR, FBO_DIV, Q_TYPE | $V_{DD} = V_{IN} = 3.465V$                     |         |         | 150                   | μA    |
| IIH             |                    | OE_MLVDS, OE[0:1],<br>FBI_DIV[0:1], PLL_SEL  | $V_{DD} = V_{IN} = 3.465V$                     |         |         | 5                     | μA    |
|                 |                    | PDIV[0:1], QDIV[0:3],<br>MR, FBO_DIV, Q_TYPE | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -5      |         |                       | μA    |
| IIL             |                    | OE_MLVDS, OE[0:1],<br>FBI_DIV[0:1], PLL_SEL  | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -150    |         |                       | μA    |

## Table 4D. Differential DC Characteristics, $V_{DD}$ = $V_{DDO}$ = 3.3V $\pm$ 5%, $T_{A}$ = -40°C to 85°C

| Symbol           | Parameter                    |                         | Test Conditions                                   | Minimum   | Typical | Maximum                | Units |
|------------------|------------------------------|-------------------------|---------------------------------------------------|-----------|---------|------------------------|-------|
| I <sub>IH</sub>  | Input High Current           | CLK/nCLK,<br>FBIN/nFBIN | $V_{DD} = V_{IN} = 3.465V$                        |           |         | 150                    | μA    |
| I <sub>IL</sub>  | Input Low Current            | CLK, FBIN               | V <sub>DD</sub> = 3.465V,<br>V <sub>IN</sub> = 0V | -5        |         |                        | μA    |
|                  |                              | nCLK, nFBIN             | V <sub>DD</sub> = 3.465V,<br>V <sub>IN</sub> = 0V | -150      |         |                        | μA    |
| V <sub>PP</sub>  | Peak-to-Peak Voltage; NOTE 1 |                         |                                                   | 0.15      |         | 1.3                    | V     |
| V <sub>CMR</sub> | Common Mode Input            | /oltage; NOTE 1, 2      |                                                   | GND + 0.5 |         | V <sub>DD</sub> – 0.85 | V     |

NOTE 1: V<sub>IL</sub> should not be less than -0.3V. NOTE 2: Common mode input voltage is defined as V<sub>IH</sub>.

## Table 4E. LVDS DC Characteristics, $V_{DD}$ = $V_{DDO}$ = 3.3V $\pm$ 5%, $T_{A}$ = -40°C to 85°C

| Symbol          | Parameter                        | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|----------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>OD</sub> | Differential Output Voltage      |                 |         | 360     |         | mV    |
| $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude Change |                 |         | 20      |         | mV    |
| V <sub>OS</sub> | Offset Voltage                   |                 |         | 1.31    |         | V     |
| $\Delta V_{OS}$ | V <sub>OS</sub> Magnitude Change |                 |         | 25      |         | mV    |

| Symbol          | Parameter                        | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|----------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>OD</sub> | Differential Output Voltage      |                 |         | 440     |         | mV    |
| $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude Change |                 |         | 50      |         | mV    |
| V <sub>OS</sub> | Offset Voltage                   |                 |         | 1.6     |         | V     |
| $\Delta V_{OS}$ | V <sub>OS</sub> Magnitude Change |                 |         | 50      |         | mV    |
| I <sub>SC</sub> | Output Short Circuit Current     |                 |         | 48      |         | mA    |

## Table 4F. M-LVDS DC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

Table 4G. LVPECL DC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol             | Parameter                         | Test Conditions | Minimum                | Typical | Maximum                | Units |
|--------------------|-----------------------------------|-----------------|------------------------|---------|------------------------|-------|
| V <sub>OH</sub>    | Output High Current; NOTE 1       |                 | V <sub>DDO</sub> – 1.4 |         | V <sub>DDO</sub> – 0.9 | μA    |
| V <sub>OL</sub>    | Output Low Current; NOTE 1        |                 | V <sub>DDO</sub> - 2.0 |         | V <sub>DDO</sub> – 1.7 | μA    |
| V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing |                 | 0.6                    |         | 1.0                    | V     |

NOTE 1: Outputs termination with  $50\Omega$  to V<sub>DDO</sub> – 2V.

# **AC Electrical Characteristics**

## Table 5A. LVDS AC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

| Parameter                       | Symbol                               | Test Conditions                                        | Minimum | Typical | Maximum | Units |
|---------------------------------|--------------------------------------|--------------------------------------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                | Output Frequency                     |                                                        | 98      |         | 160     | MHz   |
| <i>t</i> jit(cc)                | Cycle-to-Cycle Jitter; NOTE 1        |                                                        |         | 25      |         | ps    |
| <i>t</i> sk(o)                  | Output Skew; NOTE 2                  |                                                        |         | 60      |         | ps    |
| fit/(0)                         | RMS Phase Jitter (Random);           | 125MHz, Integration Range:<br>1.875MHz – 20MHz         |         | 0.65    |         | ps    |
| iji((O)                         | NOTE 3                               | 100MHz, Integration Range:<br>1.875MHz – 20MHz         |         | 0.73    |         | ps    |
| tj                              | Phase Jitter Peak-to-Peak;<br>NOTE 4 | 125MHz, (1.2MHz – 21.9MHz),<br>10 <sup>6</sup> samples |         | 13.49   |         | ps    |
| t <sub>REFCLK_HF_RMS</sub>      | Phase Jitter RMS; NOTE 5             | 125MHz                                                 |         | 1.29    |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                | 20% to 80%                                             |         | 600     |         | ps    |
| odc                             | Output Duty Cycle                    |                                                        |         | 50      |         | %     |

NOTE 1: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at the differential cross points.

NOTE 3: Please refer to the Phase Noise plots.

NOTE 4: RMS jitter after applying system transfer function. See IDT Application Note *PCI Express Reference Clock Requirements.* Maximum limit for PCI Express is 86ps peak-to-peak.

NOTE 5: RMS jitter after applying system transfer function. The pole frequencies for H1 and H2 for PCIe Gen 2 are 8-16MHz and 5-16MHz. See IDT Application Note *PCI Express Reference Clock Requirements.* Maximum limit for PCI Express Generation 2 is 3.1ps rms.

| Parameter                       | Symbol                               | Test Conditions                                        | Minimum | Typical | Maximum | Units |
|---------------------------------|--------------------------------------|--------------------------------------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                | Output Frequency                     |                                                        | 98      |         | 160     | MHz   |
| <i>t</i> jit(cc)                | Cycle-to-Cycle Jitter; NOTE 1        |                                                        |         | 25      |         | ps    |
| <i>t</i> sk(o)                  | Output Skew; NOTE 2                  |                                                        |         | 60      |         | ps    |
| f:4/0)                          | RMS Phase Jitter (Random);           | 125MHz, Integration Range:<br>1.875MHz – 20MHz         |         | 0.57    |         | ps    |
| <i>η</i> π( <i>Φ</i> )          | NOTE 3                               | 100MHz, Integration Range:<br>1.875MHz – 20MHz         |         | 0.69    |         | ps    |
| tj                              | Phase Jitter Peak-to-Peak;<br>NOTE 4 | 125MHz, (1.2MHz – 21.9MHz),<br>10 <sup>6</sup> samples |         | 13.49   |         | ps    |
| t <sub>REFCLK_HF_RMS</sub>      | Phase Jitter RMS; NOTE 5             | 125MHz                                                 |         | 1.29    |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                | 20% to 80%                                             |         | 600     |         | ps    |
| odc                             | Output Duty Cycle                    |                                                        |         | 50      |         | %     |

## Table 5B. LVPECL AC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , $V_{EE} = 0V$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

NOTE 1: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at the differential cross points.

NOTE 3: Please refer to the Phase Noise plots.

NOTE 4: RMS jitter after applying system transfer function. See IDT Application Note *PCI Express Reference Clock Requirements.* Maximum limit for PCI Express is 86ps peak-to-peak.

NOTE 5: RMS jitter after applying system transfer function. The pole frequencies for H1 and H2 for PCIe Gen 2 are 8-16MHz and 5-16MHz. See IDT Application Note *PCI Express Reference Clock Requirements.* Maximum limit for PCI Express Generation 2 is 3.1ps rms.

# **Typical LVDS Phase Noise at 125MHz**



**Typical LVDS Phase Noise at 100MHz** 



IDT™ / ICS™ LVDS/LVPECL ZERO DELAY BUFFER/CLOCK GENERATOR 10

# **Typical LVPECL Phase Noise at 125MHz**



**Typical LVPECL Phase Noise at 100MHz** 



# **Parameter Measurement Information**



3.3V LVDS Output Load AC Test Circuit



3.3V LVPECL Output Load AC Test Circuit



**Output Skew** 



3.3V M-LVDS Output Load AC Test Circuit







**Cycle-to-Cycle Jitter** 

# Parameter Measurement Information, continued



## LVPECL Output Rise/Fall Time



## LVPECL/LVDS Output Duty Cycle/Pulse Width/Period



**Offset Voltage Setup** 



## LVDS Output Rise/Fall Time







**Differential Output Voltage Setup** 

# Parameter Measurement Information, continued







**Composite PCIe Transfer Function** 



M-LVDS Differential Output Voltage Setup

# **Application Information**

## **Overview**

The is a high performance FemtoClock Zero Delay Buffer/ Multiplier/Divider which uses external feedback for accurate clock regeneration and low static and dynamic phase offset. It can be used in a number different ways:

- Backplane clock multiplier. Many backplane clocks are relatively low frequency because of heavy electrical loading. The ICS8743004I can multiply a low frequency backplane clock (e.g. 25MHz) to an appropriate reference clock frequency for PCIe, Ethernet, 10G Ethernet: 100MHz, 125MHz, 156.25MHz. The device can also accept a high frequency local reference (100MHz or 125 MHz, for example) and divide the frequency down to 25MHz M-LVDS to drive a backplane.
- PCIe frequency translator for PCIe add-in cards. In personal computers, the PCIe reference clock is 100MHz, but some 2.5G serdes used in PCI Express require a 125MHz reference. The ICS8743004I can perform the 100MHz → 125MHz and 125MHz → 100MHz frequency translation for a PCI Express add-in card while delivering low dynamic and static phase offset.
- · General purpose, low phase noise Zero Delay Buffer

## **Configuration Notes and Examples**

When configuring the output frequency, the main consideration is keeping the VCO within its range of 490MHz - 660MHz. The designer must ensure that the VCO will always be within its allowed range for the expected input frequency range by using the appropriate choice of feedback output and input dividers. There are two input modes for the device. In the first mode, a reference clock is provided to the CLK/nCLK input and this reference clock is divided by the value of the PDIV divider (selectable  $\div 1, \pm 4, \pm 5, \pm 8$ ). In the second mode, a reference clock is provided to the MLVDS/ nMLVDS input pair. OE\_MLVDS determines the input mode. When OE MLVDS = HIGH (default), the M-LVDS driver is active and provides an M-LVDS output to the MLVDS/nMLVDS pins and also the reference to the phase detector via the PDIV divider. When OE MLVDS is LOW, the internal M-LVDS driver is in Hi-Z state and the MLVDS/nMLVDS pin pair becomes an input and the reference clock applied to this input is applied to the phase detector.

#### MLVDS/nMLVDS Output Mode

OE\_MLVDS = HIGH (default)

**VCO frequency** = CLK/nCLK frequency \* FBI\_DIV \* FBO\_DIV/ (PDIV value)

Allowed VCO frequency = 490MHz - 660MHz

**Output frequency** = VCO frequency/QDIVx value = CLK/nCLK freq. \* FBI\_DIV \* FBO\_DIV/(PDIV\*QDIVx) Example: a frequency synthesizer provides a 125MHz reference clock to CLK/nCLK input. The ICS8743004I must provide a 25MHz M-LVDS clock to the backplane and also provide two local clocks: one 100MHz LVDS output to an ASIC and one 125MHz output to the PCI Express serdes.

Solution. Since only two outputs are needed, the two unused outputs can be disabled. Set OE[1:0] = 01b so that only Q0/nQ0 and Q1/nQ1 are switching. Since a 25MHz backplane clock is needed from a 125MHz reference clock, set PDIV = ÷5 and OE\_MLVDS = HIGH to enable the M-LVDS driver. 25MHz is applied to the MLVDS/nMLVDS pins and to the phase detector input. Set FBO\_DIV = 4 and FBI\_DIV = 5 which makes the VCO run at 500MHz (25MHz \* 4 \* 5 = 500MHz). Set QDIV0 = 0 (÷4) for 125MHz output and QDIV1 = 1 ( $\div$ 5) for 100MHz output. To figure out what pins must pulled up or down externally with resistors, check the internal pullup or pulldown resistors on each pin in the pin description table or on the block diagram. PDIV[1:0] defaults to 00/÷4 and we need 01/÷5. So PDIV1 can be left floating (it has an internal pulldown resistor) and PDIV0 must be driven or pulled up via external pullup resistor to HIGH state. OE MLVDS defaults to Logic 1 (active) and this is what we need, so that pin can be left floating. The FBO\_DIV and FBIN dividers default to the desired values, so their respective control pins can be left floating (FBO\_DIV and FBI\_DIV[1:0]). QDIV0 needs to be ÷4, which is a default value so this pin can be left floating. QDIV1 must be HIGH for ÷5, so this pin must be pulled high or driven high externally. OE[1:0] = 01, so OE0 can Float and OE1must be pulled Low.

#### MLVDS/nMLVDS Input Mode

OE\_MLVDS = LOW

VCO frequency = MLVDS/nMLVDS freq. \* FBI\_DIV \* FBO\_DIV

**Output frequency** = VCO frequency/QDIVx value = MLVDS/nMLVDS freq. \* FBI\_DIV \* FBO\_DIV/(QDIVx)

Example - backplane: The 8743004I sits on a backplane card and must multiply a 25MHz reference that comes from the backplane into one 125MHz reference clock for a gigabit Ethernet serdes and one 100MHz reference clock for a PCI Express serdes.

Solution. Since only two outputs are needed, the two unused outputs can be disabled. Set OE1:0 = 01b so that only Q0/nQ0 and Q1/nQ1 are switching. Set OE\_MLVDS = 0 so the internal M-LVDS driver is in a Hi-Z state, allowing the MLVDS/nMLVDS pins to function as an input for the 25MHz clock reference. Set FBO\_DIV = 4 and FBI\_DIV = 5 which makes the VCO run at 500MHz (25MHz \* 4 \* 5 = 500MHz). Set QDIV0 = 0 (÷4) for 125MHz output and QDIV1 = 1 (÷5) for 100MHz output. To figure out what pins must pulled up or down externally with resistors, check the internal pullup or pulldown resistors on each pin in the pin description table or on the block diagram. PDIV[1:0] defaults to 00/÷4 and we need 01/÷5. So PDIV1 can be left floating (it has an internal pullup with resistor) and PDIV0 must be driven or pulled up via external pullup

resistor to HIGH state. OE\_MLVDS defaults to Logic 1 (active) and this is what we need, so that pin can be left floating. The FBO\_DIV and FBIN dividers default to the desired values, so their respective control pins can be left floating (FBO\_DIV and FBI\_DIV1:0).

QDIV0 needs to be  $\div$ 4, which is a default value so this pin can be left floating. QDIV1 must be HIGH for  $\div$ 5, so this pin must be pulled high or driven high externally. OE[1:0] = 01, so OE0 can Float and OE1must be pulled Low.



## Figure 1, Example Backplane Application

Bold lines -

indicate active clock path

This example shows a case where each card may be dynamically configured as a master or slave card, hence the need for an ICS8743004I and ICS841402I on each card. On the master timing card, the ICS841402I provides a 100MHz reference to the ICS8743004I CLK/nCLK input. The M-LVDS pair on the ICS8743004I is configured as an output (OE\_MLVDS = Logic 1) and the internal divider is set to ÷4 to generate 25MHz M-LVDS to the backplane. The 25MHz clock is also used as a reference to the FemtoClock PLL which multiplies to a VCO frequency of 500MHz.

Each of the four output pairs may be individually set for  $\div 4 \text{ or } \div 5$  for 125MHz or 100MHz operation respectively and in this example, one output pair is set to 100MHz for the FPGA and another output pair is set to 125MHz for the PCI Express serdes. For the slave card, the M-LVDS pair is configured as an input (OE\_MLVDS = LOW) and the FemtoClock PLL multiplies this reference frequency to 500MHz VCO frequency and the output dividers are set to provide 100MHz to the FPGA and 125MHz to the PCI Express Serdes as shown.

## **Power Supply Filtering Technique**

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The ICS8743004I provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. V<sub>DD</sub>, V<sub>DDA</sub> and V<sub>DDO</sub> should be individually connected to the power supply plane through vias, and 0.01µF bypass capacitors should be used for each pin. *Figure 2* illustrates how a 10 $\Omega$  resistor along with a 10µF and a 0.01µF bypass capacitor should be connected to each V<sub>DDA</sub> pin.



**Figure 2. Power Supply Filtering** 

## Wiring the Differential Input to Accept Single Ended Levels

*Figure 3* shows how the differential input can be wired to accept single ended levels. The reference voltage V\_REF =  $V_{DD}/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and  $V_{DD}$  = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609.



Figure 3. Single-Ended Signal Driving Differential Input

## **Differential Clock Input Interface**

The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both V<sub>SWING</sub> and V<sub>OH</sub> must meet the V<sub>PP</sub> and V<sub>CMR</sub> input requirements. *Figures 4A to 4E* show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver







Figure 4C. HiPerClockS CLK/nCLK Input Driven by a 3.3V LVPECL Driver



Figure 4E. HiPerClockS CLK/nCLK Input Driven by a 3.3V HCSL Driver

component to confirm the driver termination requirements. For example, in Figure 4A, the input termination applies for IDT HiPerClockS open emitter LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.



Figure 4B. HiPerClockS CLK/nCLK Input Driven by a 3.3V LVPECL Driver



Figure 4D. HiPerClockS CLK/nCLK Input Driven by a 3.3V LVDS Driver

## **VFQFN EPAD Thermal Release Path**

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 5*. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/Electrically Enhance Leadfame Base Package, Amkor Technology.



Figure 5. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale)

## 3.3V LVDS Driver Termination

A general LVDS interface is shown in *Figure 6.* In a  $100\Omega$  differential transmission line environment, LVDS drivers require a matched load termination of  $100\Omega$  across near the receiver input.

For a multiple LVDS outputs buffer, if only partial outputs are used, it is recommended to terminate the unused outputs.



Figure 6. Typical LVDS Driver Termination

# 3.3V M-LVDS Driver Termination

A general M-LVDS interface is shown in *Figure 7* In a 100 $\Omega$  differential transmission line environment, M-LVDS drivers require a matched load termination of 100 $\Omega$  across near the receiver input.

For a multiple M-LVDS outputs buffer, if only partial outputs are used, it is recommended to terminate the unused outputs.



Figure 7. Typical M-LVDS Driver Termination

## **Termination for 3.3V LVPECL Outputs**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$ 



Figure 8A. 3.3V LVPECL Output Termination

transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 8A and 8B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



Figure 8B. 3.3V LVPECL Output Termination

## **Recommendations for Unused Input and Output Pins**

## Inputs:

## **LVCMOS Control Pins**

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

## **CLK/nCLK Inputs**

For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from CLK to ground.

## **MLVDS/nMLVDS** Inputs

For applications not requiring the use of the differential input, both MLVDS and nMLVDS can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from MLVDS to ground.

## **Outputs:**

## LVPECL Outputs

All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

## **LVDS Outputs**

All unused LVDS output pairs can be either left floating or terminated with  $100\Omega$  across. If they are left floating, we recommend that there is no trace attached.

#### **M-LVDS Outputs**

All unused M-LVDS output pairs can be either left floating or terminated with  $100\Omega$  across. If they are left floating, there should be no trace attached.

# **Power Considerations – LVPECL Outputs**

This section provides information on power dissipation and junction temperature for the ICS8743004I, for all outputs that are configured to LVPECL. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the ICS8743004I is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> = V<sub>DD MAX</sub> \* I<sub>EE MAX</sub> = 3.465V \* 240mA = 831.6mW
- Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output pair
   If all outputs are loaded, the total power is 4 \* 30mW = 120mW

**Total Power\_**MAX (3.465V, with all outputs switching) = 831.6mW + 120mW = **951.6mW** 

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS devices is 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA} * Pd_{total} + T_A$ 

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 32.4°C/W per Table 6 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}C + 0.952W * 32.4^{\circ}C/W = 115.8^{\circ}C$ . This is below the limit of  $125^{\circ}C$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board.

#### Table 6. Thermal Resistance $\theta_{JA}$ for 40 Lead VFQFN, Forced Convection

| θ <sub>JA</sub> by Velocity                 |          |          |          |  |  |
|---------------------------------------------|----------|----------|----------|--|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 32.4°C/W | 28.3°C/W | 25.4°C/W |  |  |

#### 3. Calculations and Equations.

The purpose of this section is to derive the power dissipated into the load. LVPECL output driver circuit and termination are shown in *Figure 9*.



Figure 9. LVPECL Driver Circuit and Termination

To calculate worst case power dissipation into the load, use the following equations which assume a 50 $\Omega$  load, and a termination voltage of V<sub>DDO</sub> – 2V.

- For logic high,  $V_{OUT} = V_{OH\_MAX} = V_{DDO\_MAX} 0.9V$ ( $V_{DDO\_MAX} - V_{OH\_MAX}$ ) = 0.9V
- For logic low,  $V_{OUT} = V_{OL_MAX} = V_{DDO_MAX} 1.7V$ ( $V_{DDO_MAX} - V_{OL_MAX}$ ) = 1.7V

Pd\_H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

 $Pd_{H} = [(V_{OH_{MAX}} - (V_{DDO_{MAX}} - 2V))/R_{L}] * (V_{DDO_{MAX}} - V_{OH_{MAX}}) = [(2V - (V_{DDO_{MAX}} - V_{OH_{MAX}}))/R_{L}] * (V_{DDO_{MAX}} - V_{OH_{MAX}}) = [(2V - 0.9V)/50\Omega] * 0.9V = 19.8mW$ 

 $Pd_{L} = [(V_{OL_{MAX}} - (V_{DDO_{MAX}} - 2V))/R_{L}] * (V_{DDO_{MAX}} - V_{OL_{MAX}}) = [(2V - (V_{DDO_{MAX}} - V_{OL_{MAX}}))/R_{L}] * (V_{DDO_{MAX}} - V_{OL_{MAX}}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$ 

Total Power Dissipation per output pair = Pd\_H + Pd\_L = **30mW** 

# **Power Considerations – LVDS Outputs**

This section provides information on power dissipation and junction temperature for the ICS8743004I. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the ICS8743004I is the sum of the core power plus the analog power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

- Power (core)<sub>MAX</sub> = V<sub>DD MAX</sub> \* (I<sub>DD MAX</sub> + I<sub>DDA MAX</sub>) = 3.465V \* (140mA + 18mA) = 547.47mW
- Power (outputs)<sub>MAX</sub> = V<sub>DDO\_MAX</sub> \* I<sub>DDO\_MAX</sub> = 3.465V \* 140mA = 485.1mW

Total Power\_MAX = 547.47mW + 485.1mW = 1032.57mW

•

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS devices is 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 32.4°C/W per Table 7 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}C + 1.033W * 32.4^{\circ}C/W = 118.5^{\circ}C$ . This is below the limit of  $125^{\circ}C$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board.

#### Table 7. Thermal Resistance $\theta_{JA}$ for 40 Lead VFQFN, Forced Convection

| θ <sub>JA</sub> by Velocity                 |          |          |          |  |  |
|---------------------------------------------|----------|----------|----------|--|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 32.4°C/W | 28.3°C/W | 25.4°C/W |  |  |

# **Reliability Information**

## Table 8. $\theta_{\text{JA}}$ vs. Air Flow Table for a 40 Lead VFQFN

| $\theta_{JA}$ vs. Air Flow                  |          |          |          |  |  |
|---------------------------------------------|----------|----------|----------|--|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 32.4°C/W | 28.3°C/W | 25.4°C/W |  |  |

## **Transistor Count**

The transistor count for ICS8743004I is: 4893

# Package Outline and Package Dimensions



#### **Table 9. Package Dimensions**

| JEDEC Variation: VJJD-2/-5<br>All Dimensions in Millimeters |            |         |  |  |  |  |
|-------------------------------------------------------------|------------|---------|--|--|--|--|
| Symbol                                                      | Minimum    | Maximum |  |  |  |  |
| N                                                           | 4          | 0       |  |  |  |  |
| Α                                                           | 0.80       | 1.00    |  |  |  |  |
| A1                                                          | 0          | 0.05    |  |  |  |  |
| A3                                                          | 0.25 Ref.  |         |  |  |  |  |
| b                                                           | 0.18 0.30  |         |  |  |  |  |
| N <sub>D</sub> & N <sub>E</sub>                             | 10         |         |  |  |  |  |
| D & E                                                       | 6.00       | Basic   |  |  |  |  |
| D2 & E2                                                     | 1.75       | 4.80    |  |  |  |  |
| е                                                           | 0.50 Basic |         |  |  |  |  |
| L                                                           | 0.30       | 0.50    |  |  |  |  |

Reference Document: JEDEC Publication 95, MO-220

NOTE: The following package mechanical drawing is a generic drawing that applies to any pin count VFQFN package. This drawing is not intended to convey the actual pin count or pin layout of this device. The pin count and pinout are shown on the front page. The package dimensions are in Table 8 below

# **Ordering Information**

#### Table 10. Ordering Information

| Part/Order Number | Marking      | Package                   | Shipping Packaging | Temperature   |
|-------------------|--------------|---------------------------|--------------------|---------------|
| 8743004DKILF      | ICS743004DIL | "Lead-Free" 40 Lead VFQFN | Tray               | -40°C to 85°C |
| 8743004DKILFT     | ICS743004DIL | "Lead-Free" 40 Lead VFQFN | 1000 Tape & Reel   | -40°C to 85°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications, such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

## **Contact Information:**



#### Sales

800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 www.IDT.com/go/contactIDT

#### **Technical Support**

netcom@idt.com +480-763-2056

#### **Corporate Headquarters**

Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800-345-7015 (inside USA) +408-284-8200 (outside USA)



© 2008 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. All other brands, product names and marks are or may be trademarks or registered trademarks used to identify products or services of their respective owners. Printed in USA