IDT5V9955BFGI

IDT5V9955BFGI Datasheet


IDT5V9955 3.3V PROGRAMMABLE SKEW DUAL PLL CLOCK DRIVER TURBOCLOCK W

Part Datasheet
IDT5V9955BFGI IDT5V9955BFGI IDT5V9955BFGI (pdf)
Related Parts Information
IDT5V9955BFGI8 IDT5V9955BFGI8 IDT5V9955BFGI8
PDF Datasheet Preview
IDT5V9955 3.3V PROGRAMMABLE SKEW DUAL PLL CLOCK DRIVER TURBOCLOCK W
3.3V PROGRAMMABLE SKEW DUAL PLL CLOCK DRIVER TURBOCLOCK W

INDUSTRIAL TEMPERATURE RANGE

IDT5V9955

FEATURES:
• Ref input is 5V tolerant
• 8 pairs of programmable skew outputs
• Two separate A and B banks for individual control
• Low skew 185ps same pair, 250ps same bank, 350ps both
banks
• Selectable positive or negative edge synchronization on each
bank excellent for DSP applications
• Synchronous output enable on each bank
• Input frequency 2MHz to 200MHz
• Output frequency 6MHz to 200MHz
• 3-level inputs for skew and PLL range control
• 3-level inputs for feedback divide selection multiply / divide
ratios of 1-6, 8, 10, 12 / 2, 4
• PLL bypass for DC testing
• External feedback, internal loop filter
• 12mA balanced drive outputs
• Low Jitter <100ps cycle-to-cycle
• Power-down mode on each bank
• Lock indicator on each bank
• Available in BGA package

FUNCTIONAL BLOCK DIAGRAM

The IDT5V9955 is a high fanout 3.3V PLL based clock driver intended for high performance computing and data-communications applications. A key feature of the programmable skew is the ability of outputs to lead or lag the REF input signal. The IDT5V9955 has sixteen programmable skew outputs in eight banks of The two separate PLLs allow the user to independently control A and B banks. Skew is controlled by 3-level input signals that may be hard-wired to appropriate HIGH-MID-LOW levels.

The feedback input allows divide-by-functionality from 1 to 12 through the use of the xDS[1:0] inputs. This provides the user with frequency multiplication from 1 to 12 without using divided outputs for feedback.

When the xsOE pin is held low, all the xbank outputs are synchronously enabled. However, if xsOE is held high, all the xbank outputs except x2Q0 and x2Q1 are synchronously disabled. The xLOCK is high when the xbank PLL has achieved phase lock.

Furthermore, when xPE is held high, all the outputs are synchronized with the positive edge of the REF clock input. When xPE is held low, all the xbank outputs are synchronized with the negative edge of REF. The IDT5V9955 has LVTTL outputs with 12mA balanced drive outputs.

ALOCK AFS

AsOE

A1Q0 A1Q1

A2Q0 A2Q1

A3Q0 A3Q1

A4Q0 A4Q1
3 Skew Select
3 Skew Select
3 Skew Select

Skew 3 Select
/N 33

TEST

AFB ADS1:0 A1F1:0

BFB BDS1:0 B1F1:0

A2F1:0

B2F1:0

A3F1:0

B3F1:0

A4F1:0

B4F1:0
/N 33

BLOCK

BsOE
3 Skew Select
3 Skew Select
3 Skew Select
3 Skew Select
ORDERING INFORMATION

Device Type Package

X Package

INDUSTRIAL TEMPERATURE RANGE
-40°C to +85°C Industrial

BF BFG

Fine Pitch Ball Grid Array FPBGA - green
5V9955 3.3V Programmable Skew Dual PLL Clock Driver TurboClock W

CORPORATE HEADQUARTERS 6024 Silver Creek Valley Road San Jose, CA 95138
for SALES 800-345-7015 or 408-284-8200 fax 408-284-2775
for Tech Support:
More datasheets: M85049/38-21N | M85049/38S13N | M85049/38-19W | M85049/38-9N | M85049/38-11N | M85049/38-25N | M85049/38-23W | M85049/38-25W | M85049/38-19N | IDT5V9955BFGI8


Notice: we do not provide any warranties that information, datasheets, application notes, circuit diagrams, or software stored on this website are up-to-date or error free. The archived IDT5V9955BFGI Datasheet file may be downloaded here without warranties.

Datasheet ID: IDT5V9955BFGI 637308