

# 256 Kbit (32K x 8) AutoStore nvSRAM

#### **Features**

- 35 ns and 45 ns Access Times
- Automatic Nonvolatile STORE on power loss
- Nonvolatile STORE under Hardware or Software control
- Automatic RECALL to SRAM on power up
- Unlimited Read/Write endurance
- Unlimited RECALL Cycles
- 1,000,000 STORE Cycles
- 100 year Data Retention
- Single 3.3V±0.3V Power Supply
- Commercial and Industrial Temperatures
- 32-pin (300mil) SOIC and 32-pin (600 mil) PDIP packages
- RoHS compliance

## **Functional Description**

The Cypress STK14C88-3 is a 256 Kb fast static RAM with a nonvolatile element in each memory cell. The embedded nonvolatile elements incorporate QuantumTrap technology producing the world's most reliable nonvolatile memory. The SRAM provides unlimited read and write cycles, while independent, nonvolatile data resides in the highly reliable QuantumTrap cell. Data transfers from the SRAM to the nonvolatile elements (the STORE operation) takes place automatically at power down. On power up, data is restored to the SRAM (the RECALL operation) from the nonvolatile memory. Both the STORE and RECALL operations are also available under software control.





#### Contents

| Features                       | 1  | Data R  |
|--------------------------------|----|---------|
| Functional Description         | 1  | Capac   |
| Logic Block Diagram            | 1  | Therm   |
| Contents                       | 2  | AC Tes  |
| Pin Configurations             | 3  | AC Sw   |
| Device Operation               | 4  | SF      |
| SRAM Read                      | 4  | Switch  |
| SRAM Write                     | 4  | Switch  |
| AutoStore Operation            | 4  | AutoSt  |
| AutoStore Inhibit Mode         | 4  | Switch  |
| Hardware STORE (HSB) Operation | 5  | Softwa  |
| Hardware RECALL (Power Up)     | 5  | Switch  |
| Software STORE                 | 5  | Hardw   |
| Software RECALL                | 6  | Switch  |
| Preventing STORE               | 6  | Part N  |
| Hardware Protect               | 6  | Orderi  |
| Noise Considerations           | 6  | Packa   |
| Low Average Active Power       | 6  | Docum   |
| Best Practices                 | 7  | Sales,  |
| Maximum Ratings                | 8  | W<br>Pr |
| DC Electrical Characteristics  | 8  | PI      |
| DC Electrical Characteristics  | 50 |         |
|                                |    |         |

| Data Retention and Endurance                                               | _               |
|----------------------------------------------------------------------------|-----------------|
| Capacitance                                                                | . 9             |
| Thermal Resistance                                                         | . 9             |
| AC Test Conditions                                                         | . 9             |
| AC Switching Characteristics                                               |                 |
| SRAM Read Cycle Switching Waveforms                                        |                 |
| Switching Waveforms                                                        | 11              |
| AutoStore or Power Up RECALL                                               | 12              |
| Switching Waveforms                                                        | 12              |
| Software Controlled STORE/RECALL Cycle                                     | 13              |
| Switching Waveforms                                                        | 13              |
| Hardware STORE Cycle                                                       | 14              |
| Switching Waveforms                                                        |                 |
| Part Numbering Nomenclature                                                | 15              |
| Ordering Information                                                       | 15              |
| Package Diagrams                                                           |                 |
| Document History Page                                                      | . 17            |
| Sales, Solutions and Legal Information  Worldwide Sales and Design Support | <b>17</b><br>17 |
| Droducte                                                                   | 17              |



# **Pin Configurations**

Figure 1. Pin Diagram - 32-Pin SOIC/32-Pin PDIP



Table 1. Pin Definitions - 32-Pin SOIC/32-Pin PDIP

| Pin Name                         | Alt | I/O Type           | Description                                                                                                                                                                                                                                                                |
|----------------------------------|-----|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A <sub>0</sub> -A <sub>14</sub>  |     | Input              | Address Inputs. Used to select one of the 32,768 bytes of the nvSRAM.                                                                                                                                                                                                      |
| DQ <sub>0</sub> -DQ <sub>7</sub> |     | Input or<br>Output | Bidirectional Data I/O lines. Used as input or output lines depending on operation.                                                                                                                                                                                        |
| WE                               | W   | Input              | Write Enable Input, Active LOW. When the chip is enabled and WE is LOW, data on the I/O pins is written to the specific address location.                                                                                                                                  |
| CE                               | Ē   | Input              | Chip Enable Input, Active LOW. When LOW, selects the chip. When HIGH, deselects the chip.                                                                                                                                                                                  |
| ŌĒ                               | G   | Input              | Output Enable, Active LOW. The active LOW OE input enables the data output buffers during read cycles. Deasserting OE HIGH causes the I/O pins to tristate.                                                                                                                |
| V <sub>SS</sub>                  |     | Ground             | Ground for the Device. The device is connected to ground of the system.                                                                                                                                                                                                    |
| V <sub>CC</sub>                  |     | Power Supply       | Power Supply Inputs to the Device.                                                                                                                                                                                                                                         |
| HSB                              | 1   | Input or<br>Output | Hardware Store Busy (HSB). When LOW, this output indicates a Hardware Store is in progress. When pulled low external to the chip, it initiates a nonvolatile STORE operation. A weak internal pull up resistor keeps this pin high if not connected (connection optional). |
| V <sub>CAP</sub>                 |     | Power Supply       | <b>AutoStore Capacitor</b> . Supplies power to nvSRAM during power loss to store data from SRAM to nonvolatile elements.                                                                                                                                                   |

Document Number: 001-50592 Rev. \*A



### **Device Operation**

The STK14C88-3 nvSRAM is made up of two functional components paired in the same physical cell. These are an SRAM memory cell and a nonvolatile QuantumTrap cell. The SRAM memory cell operates as a standard fast static RAM. Data in the SRAM is transferred to the nonvolatile cell (the STORE operation) or from the nonvolatile cell to SRAM (the RECALL operation). This unique architecture enables the storage and recall of all cells in parallel. During the STORE and RECALL operations, SRAM READ and WRITE operations are inhibited. The STK14C88-3 supports unlimited reads and writes similar to a typical SRAM. In addition, it provides unlimited RECALL operations from the nonvolatile cells and up to one million STORE operations.

### **SRAM Read**

The STK14C88-3 performs a READ cycle whenever  $\overline{\text{CE}}$  and  $\overline{\text{OE}}$  are LOW while WE and HSB are HIGH. The address specified on pins  $A_{0-14}$  determines the 32,768 data bytes accessed. When the READ is initiated by an address transition, the outputs are valid after a delay of  $t_{AA}$  (READ cycle 1). If the READ is initiated by  $\overline{\text{CE}}$  or  $\overline{\text{OE}}$ , the outputs are valid at  $t_{ACE}$  or at  $t_{DOE}$ , whichever is later (READ cycle 2). The data outputs repeatedly respond to address changes within the  $t_{AA}$  access time without the need for transitions on any control input pins, and remains valid until another address change or until  $\overline{\text{CE}}$  or  $\overline{\text{OE}}$  is brought HIGH, or  $\overline{\text{WE}}$  or HSB is brought LOW.

#### **SRAM Write**

A WRITE cycle is performed whenever  $\overline{\text{CE}}$  and  $\overline{\text{WE}}$  are LOW and HSB is HIGH. The address inputs must be stable prior to entering the WRITE cycle and must remain stable until either  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$  goes HIGH at the end of the cycle. The data on the common I/O pins DQ<sub>0-7</sub> are written into the memory if it has valid t<sub>SD</sub>, before the end of a  $\overline{\text{WE}}$  controlled WRITE or before the end of an  $\overline{\text{CE}}$  controlled WRITE. Keep  $\overline{\text{OE}}$  HIGH during the entire WRITE cycle to avoid data bus contention on common I/O lines. If  $\overline{\text{OE}}$  is left LOW, internal circuitry turns off the output buffers t<sub>HZWE</sub> after  $\overline{\text{WE}}$  goes LOW.

## **AutoStore Operation**

The STK14C88-3 can be powered in one of three storage operations:

During normal operation, the device draws current from  $V_{CC}$  to charge a capacitor connected to the  $V_{CAP}$  pin. This stored charge is used by the chip to perform a single STORE operation. If the voltage on the  $V_{CC}$  pin drops below  $V_{SWITCH}$ , the part automatically disconnects the  $V_{CAP}$  pin from  $V_{CC}$ . A STORE operation is initiated with power provided by the  $V_{CAP}$  capacitor.

Figure 2 shows the proper connection of the storage capacitor (V<sub>CAP</sub>) for automatic store operation. A charge storage capacitor having a capacity of between 68 uF and 220 uF (±20%) rated at 4.7V should be provided.

Figure 2. AutoStore Mode



To reduce unnecessary nonvolatile stores, AutoStore and Hardware Store operations are ignored, unless at least one WRITE operation has taken place since the most recent STORE or RECALL cycle. Software initiated STORE cycles are performed regardless of whether a WRITE operation has taken place. An optional pull-up resistor is shown connected to HSB. The HSB signal is monitored by the system to detect if an AutoStore cycle is in progress.

If the power supply drops faster than 20 us/volt before Vcc reaches  $V_{SWITCH}$ , then a 1 ohm resistor should be connected between  $V_{CC}$  and the system supply to avoid momentary excess of current between  $V_{CC}$  and  $V_{CAP}$ 

#### **AutoStore Inhibit Mode**

If an automatic STORE on power loss is not required, then  $V_{CC}$  is tied to ground and +3.3V is applied to  $V_{CAP}$  (Figure 3 on page 5). This is the AutoStore Inhibit mode, where the AutoStore function is disabled. If the STK14C88-3 is operated in this configuration, references to  $V_{CC}$  are changed to  $V_{CAP}$  throughout this data sheet. In this mode, STORE operations are triggered through software control. It is not permissible to change between these options "On the fly".



Figure 3. AutoStore Inhibit Mode



# Hardware STORE (HSB) Operation

The STK14C88-3 provides the HSB pin for controlling and acknowledging the STORE operations. The HSB pin is used to request a hardware STORE cycle. When the HSB pin is driven LOW, the STK14C88-3 conditionally initiates a STORE operation after t<sub>DELAY</sub>. An actual STORE cycle only begins if a WRITE to the SRAM takes place since the last STORE or RECALL cycle. The HSB pin also acts as an open drain driver that is internally driven LOW to indicate a busy condition, while the STORE (initiated by any means) is in progress. Pull up this pin with an external 10K ohm resistor to V<sub>CAP</sub> if HSB is used as a driver.

SRAM READ and WRITE operations, that are in progress when HSB is driven LOW by any means, are given time to complete before the STORE operation is initiated. After HSB goes LOW, the STK14C88-3 continues SRAM operations for t<sub>DELAY</sub>. During t<sub>DELAY</sub>, multiple SRAM READ operations take place. If a WRITE is in progress when HSB is pulled LOW, it allows a time, t<sub>DELAY</sub> to complete. However, any SRAM WRITE cycles requested after HSB goes LOW are inhibited until HSB returns HIGH.

The  $\overline{\text{HSB}}$  pin is used to synchronize multiple STK14C88-3 while using a single larger capacitor. To operate in this mode, the  $\overline{\text{HSB}}$  pin is connected together to the  $\overline{\text{HSB}}$  pins from the other STK14C88-3. An external pull up resistor to  $V_{\text{CAP}}$  is required, since  $\overline{\text{HSB}}$  acts as an open drain pull down. The  $V_{\text{CAP}}$  pins from the other STK14C88-3 parts are tied together and share a single

capacitor. The capacitor size is scaled by the number of devices connected to it. When any one of the STK14C88-3 detects a power loss and asserts HSB, the common HSB pin causes all parts to request a STORE cycle. (A STORE takes place in those STK14C88-3 that are written since the last nonvolatile cycle.)

During any STORE operation, regardless of how it is initiated, the STK14C88-3 continues to drive the HSB pin LOW, releasing it only when the STORE is complete. After completing the STORE operation, the STK14C88-3 remains disabled until the HSB pin returns HIGH.

If HSB is not used, it is left unconnected.

# Hardware RECALL (Power Up)

During power up or after any low power condition ( $V_{CC} < V_{RESET}$ ), an internal RECALL request is latched. When  $V_{CC}$  once again exceeds the sense voltage of  $V_{SWITCH}$ , a RECALL cycle is automatically initiated and takes  $t_{HRECALL}$  to complete.

If the STK14C88-3 is in a WRITE state at the end of power up RECALL, the SRAM data is corrupted. To help avoid this situation, a 10 Kohm resistor is connected either between WE and system  $V_{CC}$  or between CE and system  $V_{CC}$ .

#### **Software STORE**

Data is transferred from the SRAM to the nonvolatile memory by a software address sequence. The STK14C88-3 software STORE cycle is initiated by executing sequential CE controlled READ cycles from six specific address locations in exact order. During the STORE cycle, an erase of the previous nonvolatile data is first performed followed by a program of the nonvolatile elements. When a STORE cycle is initiated, input and output are disabled until the cycle is completed.

Because a sequence of READs from specific addresses is used for STORE initiation, it is important that no other READ or WRITE accesses intervene in the sequence. If they intervene, the sequence is aborted and no STORE or RECALL takes place.

To initiate the software STORE cycle, the following READ sequence is performed:

- 1. Read address 0x0E38, Valid READ
- 2. Read address 0x31C7, Valid READ
- 3. Read address 0x03E0, Valid READ
- 4. Read address 0x3C1F. Valid READ
- 5. Read address 0x303F, Valid READ
- 6. Read address 0x0FC0, Initiate STORE cycle

The software sequence is clocked with  $\overline{\text{CE}}$  controlled READs. When the sixth address in the sequence is entered, the STORE cycle commences and the chip is disabled. It is important that READ cycles and not  $\underline{\text{WR}}$ ITE cycles are used in the sequence. It is not necessary that  $\overline{\text{OE}}$  is LOW for a valid sequence. After the  $t_{\text{STORE}}$  cycle time is fulfilled, the SRAM is again activated for READ and WRITE operation.

[+] Feedback

Page 5 of 17



#### Software RECALL

Data is transferred from the nonvolatile memory to the SRAM by a software address sequence. A software RECALL cycle is initiated with a sequence of READ operations in a manner similar to the software STORE initiation. To initiate the RECALL cycle, the following sequence of  $\overline{\text{CE}}$  controlled READ operations is performed:

- 1. Read address 0x0E38, Valid READ
- 2. Read address 0x31C7, Valid READ
- 3. Read address 0x03E0, Valid READ
- 4. Read address 0x3C1F, Valid READ
- Read address 0x303F, Valid READ
- 6. Read address 0x0C63, Initiate RECALL cycle

Internally, RECALL is a two step procedure. First, the SRAM data is cleared, and then the nonvolatile information is transferred into the SRAM cells. After the t<sub>RECALL</sub> cycle time, the SRAM is once again ready for READ and WRITE operations. The RECALL operation does not alter the data in the nonvolatile elements. The nonvolatile data can be recalled an unlimited number of times.

### **Preventing STORE**

The STORE function can be disabled on the fly by holding  $\overline{\text{HSB}}$  high with a driver capable of sourcing 30 mA at a V<sub>OH</sub> of at least 2.2V, because it has to overpower the internal pull down device. This device drives  $\overline{\text{HSB}}$  LOW for 20  $\mu s$  at the onset of a STORE. When the STK14C88-3 is connected for AutoStore operation (system V<sub>CC</sub> connected to V<sub>CC</sub> and a 68  $\mu F$  capacitor on V<sub>CAP</sub>) and V<sub>CC</sub> crosses V<sub>SWITCH</sub> on the way down, the STK14C88-3 attempts to pull HSB LOW. If HSB does not actually get below V<sub>IL</sub>, the part stops trying to pull HSB LOW and aborts the STORE attempt.

#### **Hardware Protect**

The STK14C88-3 offers hardware protection against inadvertent STORE operation and SRAM WRITEs during low voltage conditions. When V<sub>CAP</sub><V<sub>SWITCH</sub>, all externally initiated *STORE* operations and SRAM WRITEs are inhibited.

#### **Noise Considerations**

The STK14C88-3 is a high speed memory. It must have a high frequency bypass capacitor of approximately 0.1  $\mu\text{F}$  connected between  $V_{CC}$  and  $V_{SS,}$  using leads and traces that are as short as possible. As with all high speed CMOS ICs, careful routing of power, ground, and signals reduce circuit noise.

### Low Average Active Power

CMOS technology provides the STK14C88-3 the benefit of drawing significantly less current when it is cycled at times longer than 50 ns. Figure 4 and Figure 5 show the relationship between  $I_{CC}$  and READ or WRITE cycle time. Worst case current consumption is shown for both CMOS and TTL input levels (commercial temperature range, VCC = 3.6V, 100% duty cycle on chip enable). Only standby current is drawn when the chip is disabled. The overall average current drawn by the STK14C88-3 depends on the following items:

- 1. The duty cycle of chip enable
- 2. The overall cycle rate for accesses
- 3. The ratio of READs to WRITEs
- 4. CMOS versus TTL input levels
- 5. The operating temperature
- 6. The V<sub>CC</sub> level
- 7. I/O loading

Figure 4. Current Versus Cycle Time (READ)



Figure 5. Current Versus Cycle Time (WRITE)





#### **Best Practices**

nvSRAM products have been used effectively for over 15 years. While ease-of-use is one of the product's main system values, experience gained working with hundreds of applications has resulted in the following suggestions as best practices:

■ The nonvolatile cells in an nvSRAM are programmed on the test floor during final test and quality assurance. Incoming inspection routines at customer or contract manufacturer's sites, sometimes, reprogram these values. Final NV patterns are typically repeating patterns of AA, 55, 00, FF, A5, or 5A. End product's firmware should not assume an NV array is in a set programmed state. Routines that check memory content values to determine first time system configuration and cold or warm boot status, should always program a unique NV pattern (for example, a complex 4-byte pattern of 46 E6 49 53 hex or

more random bytes) as part of the final system manufacturing test to ensure these system routines work consistently. Power up boot firmware routines should rewrite the nvSRAM into the desired state. While the nvSRAM is shipped in a preset state, best practice is to again rewrite the nvSRAM into the desired state as a safeguard against events that might flip the bit inadvertently (program bugs or incoming inspection routines).

■ The V<sub>CAP</sub> value specified in this data sheet includes a minimum and a maximum value size. Best practice is to meet this requirement and not exceed the max V<sub>CAP</sub> value because the higher inrush currents may reduce the reliability of the internal pass transistor. Customers who want to use a larger V<sub>CAP</sub> value to ensure there is extra store charge should discuss their V<sub>CAP</sub> size selection with Cypress to understand any impact on the V<sub>CAP</sub> voltage level at the end of a t<sub>RECALL</sub> period.

Table 2. Hardware Mode Selection

| CE | WE     | HSB    | $A_{13} - A_0$                                           | Mode                                                                                | 1/0                                                                                 | Power                           |
|----|--------|--------|----------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|---------------------------------|
| Н  | X      | H      | Χ                                                        | Not Selected                                                                        | Output High Z                                                                       | Standby                         |
| L  | Н      | Н      | Х                                                        | Read SRAM                                                                           | Output Data                                                                         | Active <sup>[1]</sup>           |
| L  | L      | Н      | Х                                                        | Write SRAM                                                                          | Input Data                                                                          | Active                          |
| Х  | X      | L      | X                                                        | Nonvolatile Store                                                                   | Output High Z                                                                       | I <sub>CC2</sub> <sup>[2]</sup> |
| L  | Η      | Τ      | 0x0E38<br>0x31C7<br>0x03E0<br>0x3C1F<br>0x303F<br>0x0FC0 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile STORE  | Output Data | Active <sup>[1, 3, 4, 5]</sup>  |
| L  | Η      | I      | 0x0E38<br>0x31C7<br>0x03E0<br>0x3C1F<br>0x303F<br>0x0C63 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile RECALL | Output Data | Active <sup>[1, 3, 4, 5]</sup>  |
|    | Not Pa | SCOLL, |                                                          |                                                                                     |                                                                                     |                                 |

#### Notes

- 1.  $\underline{I/O}$  state assumes  $\overline{OE} \leq V_{IL}$ . Activation of nonvolatile cycles does not depend on state of  $\overline{OE}$ .
- HSB STORE operation occurs only if an SRAM WRITE has been done since the last nonvolatile cycle. After the STORE (if any) completes, the part will go into standby mode, inhibiting all operations until HSB rises.
- CE and OE LOW and WE HIGH for output behavior.
- 4. The six consecutive addresses must be in the order listed. WE must be high during all six consecutive CE controlled cycles to enable a nonvolatile cycle.
- 5. While there are 15 addresses on the STK14C88-3, only the lower 14 are used to control software modes.

Document Number: 001-50592 Rev. \*A



## **Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. These user guidelines are not tested.

Storage Temperature ......-65°C to +150°C Temperature under bias......-55°C to +125°C Supply Voltage on  $V_{CC}$  Relative to GND .....-0.5V to 7.0V Voltage on Input Relative to Vss.....-0.6V to  $\rm V_{CC}$  + 0.5V

| Power Dissipation                         | 1.0W            |
|-------------------------------------------|-----------------|
| DC output Current (1 output at a time, 1s | duration) 15 mA |
| Operating Range                           |                 |

| Range      | Ambient Temperature | V <sub>CC</sub> |
|------------|---------------------|-----------------|
| Commercial | 0°C to +70°C        | 3.0V to 3.6V    |
| Industrial | -40°C to +85°C      | 3.0V to 3.6V    |

## **DC Electrical Characteristics**

Over the operating range  $(V_{CC} = 3.0V \text{ to } 3.6V)^{[6]}$ 

| Parameter                       | Description                                                                   | Test Conditions                                                                                                                                                 | ;(O);               | Min                   | Max                      | Unit           |
|---------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------|--------------------------|----------------|
| I <sub>CC1</sub>                | Average V <sub>CC</sub> Current                                               | $t_{RC} = 35 \text{ ns}$ $t_{RC} = 45 \text{ ns}$ Dependent on output loading and cycle rate. Values obtained without output loads. $t_{OUT} = 0 \text{ mA}$ .  | mmercial<br>ustrial |                       | 50<br>42<br>52<br>44     | mA<br>mA<br>mA |
| I <sub>CC2</sub>                | Average V <sub>CC</sub> Current during STORE                                  | All Inputs Do Not Care, V <sub>CC</sub> = Max<br>Average current for duration t <sub>STORE</sub>                                                                |                     |                       | 3                        | mA             |
| I <sub>CC3</sub>                | Average V <sub>CC</sub> Current at t <sub>RC</sub> = 200 ns, 5V, 25°C Typical | $\overline{\text{WE}} \ge (\text{V}_{\text{CC}} - 0.2\text{V})$ . All other inputs cycling. Dependent on output loading and cycle rate. Values obtoutput loads. | tained without      |                       | 9                        | mA             |
| I <sub>CC4</sub>                | Average V <sub>CAP</sub> Current<br>during AutoStore<br>Cycle                 | All Inputs Do Not Care, V <sub>CC</sub> = Max<br>Average current for duration t <sub>STORE</sub>                                                                |                     |                       | 2                        | mA             |
| I <sub>SB1</sub> <sup>[7]</sup> | Average V <sub>CC</sub> Current (Standby, Cycling TTL                         | $t_{RC}$ =35ns, $\overline{CE} \ge V_{IH}$ Con $t_{RC}$ =45ns, $\overline{CE} \ge V_{IH}$                                                                       | mmercial            |                       | 18<br>16                 | mA             |
|                                 | Input Levels)                                                                 | Indu                                                                                                                                                            | ustrial             |                       | 19<br>17                 | mA             |
| I <sub>SB2</sub> <sup>[7]</sup> | V <sub>CC</sub> Standby Current<br>(Standby, Stable<br>CMOS Input Levels)     | $\overline{\text{CE}} \ge (V_{CC} - 0.2\text{V})$ . All others $V_{IN} \le 0.2\text{V}$ or $\ge (V_{CC} - 0.2\text{V})$                                         | 2V).                |                       | 1                        | mA             |
| I <sub>IX</sub>                 | Input Leakage Current                                                         | $V_{CC} = Max, V_{SS} \le V_{IN} \le V_{CC}$                                                                                                                    |                     | -1                    | +1                       | μΑ             |
| l <sub>OZ</sub>                 | Off State Output<br>Leakage Current                                           | $V_{CC} = Max$ , $V_{SS} \le V_{IN} \le V_{CC}$ , $\overline{CE}$ or $\overline{OE} \ge V_{IH}$ or $\overline{WE} \le V_{CC}$                                   | V <sub>IL</sub>     | -1                    | +1                       | μА             |
| V <sub>IH</sub>                 | Input HIGH Voltage                                                            |                                                                                                                                                                 |                     | 2.2                   | V <sub>CC</sub> +<br>0.5 | V              |
| V <sub>IL</sub>                 | Input LOW Voltage                                                             |                                                                                                                                                                 |                     | V <sub>SS</sub> – 0.5 | 0.8                      | V              |
| V <sub>OH</sub>                 | Output HIGH Voltage                                                           | I <sub>OUT</sub> = -4 mA except HSB                                                                                                                             |                     | 2.4                   |                          | V              |
| V <sub>OL</sub>                 | Output LOW Voltage                                                            | I <sub>OUT</sub> = 8 mA except HSB                                                                                                                              |                     |                       | 0.4                      | V              |
| $V_{BL}$                        | Logic '0' Voltage on HSB output                                               | I <sub>OUT</sub> = 3 mA                                                                                                                                         |                     |                       | 0.4                      | V              |
| V <sub>CAP</sub>                | Storage Capacitor                                                             | Between V <sub>CAP</sub> pin and Vss, 68 to 220uF ±20%, 4.7V ra                                                                                                 | ated.               | 54                    | 264                      | uF             |

#### Notes

Document Number: 001-50592 Rev. \*A

Page 8 of 17

 <sup>6.</sup> V<sub>CC</sub> reference levels throughout this data sheet refer to V<sub>CC</sub> if that is where the power supply connection is made, or V<sub>CAP</sub> if V<sub>CC</sub> is connected to ground.
 7. CE ≥ V<sub>IH</sub> will not produce standby current levels until any nonvolatile cycle in progress has timed out.



#### **Data Retention and Endurance**

| Parameter         | Description                  | Min   | Unit  |
|-------------------|------------------------------|-------|-------|
| DATA <sub>R</sub> | Data Retention               | 100   | Years |
| $NV_C$            | Nonvolatile STORE Operations | 1,000 | K     |

## Capacitance

In the following table, the capacitance parameters are listed. [8]

| Parameter        | Description        | Test Conditions                         | Max | Unit |
|------------------|--------------------|-----------------------------------------|-----|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 5   | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 0 \text{ to } 3.0 \text{ V}$  | 7   | pF   |

#### **Thermal Resistance**

In the following table, the thermal resistance parameters are listed. [8]

| Parameter         | Description                           | Test Conditions                                                                                  | 32-SOIC | 32-PDIP | Unit |
|-------------------|---------------------------------------|--------------------------------------------------------------------------------------------------|---------|---------|------|
| $\Theta_{JA}$     |                                       | Test conditions follow standard test methods and procedures for measuring thermal impedance, per | TBD     | TBD     | °C/W |
| $\Theta_{\sf JC}$ | Thermal Resistance (Junction to Case) | EIA / JESD51.                                                                                    | TBD     | TBD     | °C/W |

Figure 6. AC Test Loads



## **AC Test Conditions**

#### Note

<sup>8.</sup> These parameters are guaranteed by design and are not tested.



## **AC Switching Characteristics**

## **SRAM Read Cycle**

| Parameter                       |                                       |                                   | 35  | ns   | 45 ns |     |      |
|---------------------------------|---------------------------------------|-----------------------------------|-----|------|-------|-----|------|
| Cypress<br>Parameter            | Alt                                   | Description                       | Min | Max  | Min   | Max | Unit |
| t <sub>ACE</sub>                | t <sub>ELQV</sub>                     | Chip Enable Access Time           |     | 35   |       | 45  | ns   |
| t <sub>RC</sub> [9]             | t <sub>AVAV</sub> , t <sub>ELEH</sub> | Read Cycle Time                   | 35  |      | 45    |     | ns   |
| t <sub>AA</sub> <sup>[10]</sup> | t <sub>AVQV</sub>                     | Address Access Time               |     | 35   |       | 45  | ns   |
| t <sub>DOE</sub>                | t <sub>GLQV</sub>                     | Output Enable to Data Valid       |     | 15   | Co    | 20  | ns   |
| t <sub>OHA</sub> [10]           | t <sub>AXQX</sub>                     | Output Hold After Address Change  | 5   |      | 5     |     | ns   |
| t <sub>LZCE</sub> [11]          | t <sub>ELQX</sub>                     | Chip Enable to Output Active      | 5   | +. ( | 5     |     | ns   |
| t <sub>HZCE</sub> [11]          | t <sub>EHQZ</sub>                     | Chip Disable to Output Inactive   |     | 13   | 9     | 15  | ns   |
| t <sub>LZOE</sub> [11]          | t <sub>GLQX</sub>                     | Output Enable to Output Active    | 0   | 0.9  | 0     |     | ns   |
| t <sub>HZOE</sub> [11]          | t <sub>GHQZ</sub>                     | Output Disable to Output Inactive |     | 13   |       | 15  | ns   |
| t <sub>PU</sub> <sup>[8]</sup>  | t <sub>ELICCH</sub>                   | Chip Enable to Power Active       | 0   | 7    | 0     |     | ns   |
| t <sub>PD</sub> [8]             | t <sub>EHICCL</sub>                   | Chip Disable to Power Standby     |     | 35   |       | 45  | ns   |

Figure 7. SRAM Read Cycle 1: Address Controlled [9, 10]



Figure 8. SRAM Read Cycle 2:  $\overline{\text{CE}}$  and  $\overline{\text{OE}}$  Controlled [9]



- Notes

  9. WE and HSB must be HIGH during SRAM Read Cycles.

  10. I/O state assumes CE and OE ≤ V<sub>IL</sub> and WE ≥ V<sub>IH</sub>; device is continuously selected.

  11. Measured ±200 mV from steady state output voltage.



Table 3. SRAM Write Cycle

| P                         | arameter                              |                                  | 35  | ns   | 45 ns |     |      |
|---------------------------|---------------------------------------|----------------------------------|-----|------|-------|-----|------|
| Cypress<br>Parameter      | Alt                                   | Description                      | Min | Max  | Min   | Max | Unit |
| t <sub>WC</sub>           | t <sub>AVAV</sub>                     | Write Cycle Time                 | 35  |      | 45    |     | ns   |
| t <sub>PWE</sub>          | t <sub>WLWH</sub> , t <sub>WLEH</sub> | Write Pulse Width                | 25  |      | 30    |     | ns   |
| t <sub>SCE</sub>          | t <sub>ELWH</sub> , t <sub>ELEH</sub> | Chip Enable To End of Write      | 25  |      | 30    |     | ns   |
| t <sub>SD</sub>           | t <sub>DVWH</sub> , t <sub>DVEH</sub> | Data Setup to End of Write       | 12  |      | 15    |     | ns   |
| t <sub>HD</sub>           | t <sub>WHDX</sub> , t <sub>EHDX</sub> | Data Hold After End of Write     | 0   |      | 0     |     | ns   |
| t <sub>AW</sub>           | t <sub>AVWH</sub> , t <sub>AVEH</sub> | Address Setup to End of Write    | 25  |      | 30    |     | ns   |
| t <sub>SA</sub>           | t <sub>AVWL</sub> , t <sub>AVEL</sub> | Address Setup to Start of Write  | 0   |      | 0     |     | ns   |
| t <sub>HA</sub>           | t <sub>WHAX</sub> , t <sub>EHAX</sub> | Address Hold After End of Write  | 0   | ٠. ( | 0     |     | ns   |
| t <sub>HZWE</sub> [11,12] | t <sub>WLQZ</sub>                     | Write Enable to Output Disable   |     | 13   | 9     | 15  | ns   |
| t <sub>LZWE</sub> [11]    | t <sub>WHQX</sub>                     | Output Active After End of Write | 5   | 0.   | 5     |     | ns   |

Figure 9. SRAM Write Cycle 1: WE Controlled [13, 14]



Figure 10. SRAM Write Cycle 2: CE Controlled [13, 14]



Notes

12. If WE is Low when  $\overline{\text{CE}}$  goes Low, the outputs remain in the high impedance state.

13.  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$  must be greater than  $V_{\text{IH}}$  during address transitions.

14. HSB must be HIGH during SRAM WRITE cycles.



**AutoStore or Power Up RECALL** 

| Parameter                         | Alt                  | Description                                           | STK14C88-3 |      | Unit  |  |
|-----------------------------------|----------------------|-------------------------------------------------------|------------|------|-------|--|
| Farameter                         | Ait                  | Description                                           | Min        | Max  | Offic |  |
| t <sub>HRECALL</sub> [15]         | t <sub>RESTORE</sub> | Power up RECALL Duration                              |            | 550  | μS    |  |
| t <sub>STORE</sub> [16, 17]       | t <sub>HLHZ</sub>    | STORE Cycle Duration                                  |            | 10   | ms    |  |
| t <sub>VSBL</sub> <sup>[16]</sup> |                      | Low Voltage Trigger (V <sub>SWITCH</sub> ) to HSB low |            | 300  | ns    |  |
| V <sub>RESET</sub>                |                      | Low Voltage Reset Level                               |            | 2.4  | V     |  |
| V <sub>SWITCH</sub>               |                      | Low Voltage Trigger Level                             | 2.7        | 2.95 | V     |  |
| t <sub>DELAY</sub> [16]           | t <sub>BLQZ</sub>    | Time Allowed to Complete SRAM Cycle                   | 1          |      | μS    |  |





<sup>15.</sup>  $\underline{\text{threcall}}$  starts from  $\underline{\text{the}}$  time  $V_{\text{CC}}$  rises above  $V_{\text{SWITCH}}$ 16.  $\underline{\text{CE}}$  and  $\underline{\text{OE}}$  low and  $\underline{\text{WE}}$  high for output behavior.

<sup>17.</sup>  $\overline{\text{HSB}}$  is asserted low for 1us when V<sub>CAP</sub> drops through V<sub>SWITCH</sub>. If an SRAM WRITE has not taken place since the last nonvolatile cycle,  $\overline{\text{HSB}}$  will be released and no store will take place.



## **Software Controlled STORE/RECALL Cycle**

The software controlled STORE/RECALL cycle follows. [18, 19]

| Parameter                             | Alt               | Description                        | 35  | ns  | 45 ns |     | Unit  |
|---------------------------------------|-------------------|------------------------------------|-----|-----|-------|-----|-------|
| Parameter                             | Ait               | Description                        | Min | Max | Min   | Max | Ullit |
| t <sub>RC</sub> <sup>[16]</sup>       | t <sub>AVAV</sub> | STORE/RECALL Initiation Cycle Time | 35  |     | 45    |     | ns    |
| t <sub>SA</sub> <sup>[18, 19]</sup>   | t <sub>AVEL</sub> | Address Setup Time                 | 0   |     | 0     |     | ns    |
| t <sub>CW</sub> <sup>[18, 19]</sup>   | t <sub>ELEH</sub> | Clock Pulse Width                  | 25  |     | 30    |     | ns    |
| t <sub>HACE</sub> <sup>[18, 19]</sup> | t <sub>ELAX</sub> | Address Hold Time                  | 20  |     | 20    |     | ns    |
| t <sub>RECALL</sub>                   |                   | RECALL Duration                    |     | 20  | 10-   | 20  | μS    |

# **Switching Waveforms**

Figure 12. CE Controlled Software STORE/RECALL Cycle 19



#### Notes

<sup>18.</sup> The software sequence is clocked on the falling edge of  $\overline{\text{CE}}$  without involving  $\overline{\text{OE}}$  (double clocking will abort the sequence).

19. The six consecutive addresses must be read in the order listed in the Mode Selection table. WE must be HIGH during all six consecutive cycles.



# **Hardware STORE Cycle**

| Parameter                  | Alt                                      | Description                        | STK14 | STK14C88-3 |      |
|----------------------------|------------------------------------------|------------------------------------|-------|------------|------|
| Farameter                  | Ait                                      | Description                        | Min   | Max        | Unit |
| t <sub>PHSB</sub>          | t <sub>HLHX</sub>                        | Hardware STORE Pulse Width         | 15    |            | ns   |
| t <sub>DHSB</sub> [16, 20] | t <sub>RECOVER</sub> , t <sub>HHQX</sub> | Hardware STORE High to Inhibit Off |       | 700        | ns   |
| t <sub>HLBL</sub>          |                                          | Hardware STORE Low to STORE Busy   |       | 300        | ns   |



Note

<sup>20.</sup> t<sub>DHSB</sub> is only applicable after t<sub>STORE</sub> is complete.



# **Part Numbering Nomenclature**

## **STK14C88-3N F 45 I TR**



# **Ordering Information**

These parts are not recommended for new designs.

| Speed<br>(ns) | Ordering Code     | Package Diagram | Package Type | Operating<br>Range |
|---------------|-------------------|-----------------|--------------|--------------------|
| 35            | STK14C88-3NF35TR  | 51-85127        | 32-pin SOIC  | Commercial         |
|               | STK14C88-3NF35    | 51-85127        | 32-pin SOIC  |                    |
|               | STK14C88-3WF35    | 51-85018        | 32-pin PDIP  |                    |
|               | STK14C88-3NF35ITR | 51-85127        | 32-pin SOIC  | Industrial         |
|               | STK14C88-3NF35I   | 51-85127        | 32-pin SOIC  |                    |
|               | STK14C88-3WF35I   | 51-85018        | 32-pin PDIP  |                    |
| 45            | STK14C88-3NF45TR  | 51-85127        | 32-pin SOIC  | Commercial         |
|               | STK14C88-3NF45    | 51-85127        | 32-pin SOIC  |                    |
|               | STK14C88-3WF45    | 51-85018        | 32-pin PDIP  |                    |
|               | STK14C88-3NF45ITR | 51-85127        | 32-pin SOIC  | Industrial         |
|               | STK14C88-3NF45I   | 51-85127        | 32-pin SOIC  |                    |
|               | STK14C88-3WF45I   | 51-85018        | 32-pin PDIP  |                    |

All parts are Pb-free. The above table contains Final information. Please contact your local Cypress sales representative for availability of these parts



# **Package Diagrams**

Figure 14. 32-Pin (300 Mil) SOIC (51-85127)



Figure 15. 32-Pin (600 Mil) PDIP (51-85018)



Document Number: 001-50592 Rev. \*A

51-85018-\*B



### **Document History Page**

| Document Title: STK14C88-3 256 Kbit (32K x 8) AutoStore nvSRAM Document Number: 001-50592 |         |                    |                    |                                                                                                                                                                                         |  |  |
|-------------------------------------------------------------------------------------------|---------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Rev.                                                                                      | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                   |  |  |
| **                                                                                        | 2625096 | GVCH/PYRS          | 12/19/08           | New data sheet                                                                                                                                                                          |  |  |
| *A                                                                                        | 2821358 | GVCH               | 12/04/2009         | Added a note in Ordering information mentioning that these parts not recommended for new designs.  Added "Not Recommended for New Designs" watermark in the Pl Added Contents on page 2 |  |  |

## Sales, Solutions and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales.

#### **Products**

Pecolitine ded to the property of the property **PSoC** Clocks & Buffers Wireless Memories Image Sensors

© Cypress Semiconductor Corporation, 2008-2009. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document Number: 001-50592 Rev. \*A Revised December 01, 2009

Page 17 of 17