

"Spansion, Inc." and "Cypress Semiconductor Corp." have merged together to deliver high-performance, high-quality solutions at the heart of today's most advanced embedded systems, from automotive, industrial and networking platforms to highly interactive consumer and mobile devices. The new company "Cypress Semiconductor Corp." will continue to offer "Spansion, Inc." products to new and existing customers.

### **Continuity of Specifications**

There is no change to this document as a result of offering the device as a Cypress product. Any changes that have been made are the result of normal document improvements and are noted in the document history page, where supported. Future revisions will occur when appropriate, and changes will be noted in a document history page.

## **Continuity of Ordering Part Numbers**

Cypress continues to support existing part numbers. To order these products, please use only the Ordering Part Numbers listed in this document. in this document.

For More Information

Please contact your local sales office for additional information about Cypres products and solutions. Act Recommended for



## S29WS512R, S29WS256R, S29WS128R

# 512/256/128 Mb (32/16/8M x 16 bit) 1.8 V S29WS-R MirrorBit® Flash

This product family has been retired and is not recommended for designs. For new and current designs, S29WS512P, S29WS256P, and S29WS128P supersedes S29WS512R, S29WS256R, and S29WS128R respectively. This is the factoryrecommended migration path. Please refer to the S29WS-P data sheet for specifications and ordering information.

Availability of this document is retained for reference and historical purposes only.

### **Features**

- 65 nm MirrorBit Technology
- Single supply 1.8 V read/program/erase (1.70 V 1.95 V)
- Wireless Temperature range (-25°C to +85°C)
- 16-bit (Word) data bus width
- Simultaneous Read/Write (SRW) operation
  - Read from one bank while programming or erasing in another
  - Memory array is divided into 16 equal size banks
- Programmable linear (8/16) with wrap around and continuos burst read modes
- RDY output for data transfer flow control
- Sector Frase
  - Four 32 Kbyte sectors at top or bottom of memory array
  - All other sectors are 128 Kbytes
- Write Buffer Programming up to 64 -byte groups
- write operation status register bits indicate program and erase operation completion

  Program-Erase Endurance

- 100,000 cycles per sector (typical)
- 10-year data retention (typical)
- Data Protection
  - Low V<sub>CC</sub> write inhibit
- Secured Silicon Sector
  - 512 Bytes of Secured Silling Sector region consisting of One Time Program (OTP) area of 256 bytes each for factory and customer
  - Hardware Sector Protection (via ACC pin)
    - All sectors protected when ACC input is at V<sub>IL</sub>
  - Boot code controlled sector protection
    - A range of sectors may be protected to prevent program and erase until the hext hardware reset or power is removed from the device
  - Dynamic sector protection
    - All sectors are unprotected at power on for simplified system production test & programming
    - A single command is used to protect all sectors from program or
    - A single sector at a time may be unprotected by a command to enable programming or erase.
- Common Flash Interface (CFI) data structure
- Offered Packages
  - 512/256/128R: 84-ball FBGA (11.6mm x 8mm) VBH084

**Cypress Semiconductor Corporation** Document Number: 002-01101 Rev. \*I

San Jose, CA 95134-1709

408-943-2600

Revised October 09, 2015



## **Performance Characteristics**

| Read Access Times (maximum values)            |     |  |  |  |  |
|-----------------------------------------------|-----|--|--|--|--|
| Speed Option (MHz)                            | 104 |  |  |  |  |
| Synch. Internal Access, ns (t <sub>IA</sub> ) | 75  |  |  |  |  |
| Synch. Burst Access, ns (t <sub>BACC</sub> )  | 7.6 |  |  |  |  |
| Asynch. Access Time, ns (t <sub>ACC</sub> )   | 80  |  |  |  |  |

| Current Consumption (typical values)                 |       |  |  |  |  |
|------------------------------------------------------|-------|--|--|--|--|
| Burst Read @ 104 MHz (I <sub>CCB</sub> )             | 32 mA |  |  |  |  |
| Simultaneous Operation @ 104 MHz (I <sub>CC5</sub> ) | 52 mA |  |  |  |  |
| Program (I <sub>CC2</sub> )                          | 20 mA |  |  |  |  |
| Erase (I <sub>CC2</sub> )                            | 20 mA |  |  |  |  |
| Standby Mode (I <sub>CC3</sub> )                     | 20 μΑ |  |  |  |  |

| Typical Program & Erase Times (typical values)                  |         |
|-----------------------------------------------------------------|---------|
| Effective Write Buffer Programming (V <sub>CC</sub> ) Per Word  | 12.5 µs |
| Effective Write Buffer Programming (V <sub>ACC</sub> ) Per Word | 8 µs    |
| Sector Erase (32 KByte Sector) (V <sub>CC</sub> )               | 0.35 s  |
| Sector Erase (128 KByte Sector) (V <sub>CC</sub> )              | 0.8 s   |

Not Recommended for New Design



## **Contents**

| Feat                                            | ures                                                                                                                                                    | 2                          |
|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| Perf                                            | ormance Characteristics                                                                                                                                 | 3                          |
| 1.                                              | General Description                                                                                                                                     | 5                          |
| <b>2.</b><br>2.1                                | Ordering Information                                                                                                                                    |                            |
| 3.                                              | Input/Output Descriptions & Logic Symbol                                                                                                                | 6                          |
| 4.                                              | Block Diagrams                                                                                                                                          | 7                          |
| <b>5.</b> 5.1 5.2 5.3                           | Physical Dimensions/Connection Diagrams  Related Documents  Special Handling Instructions for FBGA Package  Connection Diagrams and Physical Dimensions | 7<br>7                     |
| 6.                                              | Product Overview                                                                                                                                        | 10                         |
| <b>7.</b> 7.1 7.2 7.3                           | Address Space Maps  Data Address & Quantity Nomenclature  Flash Memory Array.  Device ID and CFI (ID-CFI)                                               | 11<br>12                   |
| 8.<br>8.1<br>8.2<br>8.3<br>8.4                  | Device Operations                                                                                                                                       | 24<br>24<br>25<br>26       |
| 8.5<br>8.6<br>8.7<br>8.8<br>8.9<br>8.10<br>8.11 | Status Register Blank Check Simultaneous Read/Write Writing Commands/Command Sequences Program/Erase Operations Handshaking Hardware Reset              | 34<br>35<br>35<br>35<br>41 |
| •                                               | Software Reset                                                                                                                                          | 42                         |

| 9.   | Sector Protection/Unprotection              | 42   |
|------|---------------------------------------------|------|
| 9.1  | Sector Lock/Unlock Command                  | 43   |
| 9.2  | Sector Lock Range Command                   | 43   |
| 9.3  | Hardware Data Protection Methods            | 4    |
| 9.4  | SSR Lock                                    |      |
| 9.5  | Secure Silicon Region                       | . 44 |
| 10.  | Power Conservation Modes                    | 46   |
| 10.1 | Standby Mode                                | . 46 |
|      | Automatic Sleep Mode                        |      |
|      | Output Disable (OE#)                        |      |
| 11.  | Electrical Specifications                   | 47   |
| 111  | Absolute Maximum Dating                     | ۸.   |
| 11.2 | Operating Ranges                            | 4    |
| 11.3 | DC Characteristics                          | 48   |
| 11.4 | Capacitance                                 | 49   |
| 11.5 | AC Test Conditions                          | 4:   |
| 11.6 | Key to Switching Waveforms                  | . 50 |
| 11.7 | V <sub>CC</sub> Power p                     | . 50 |
|      | CLK Claracterization                        |      |
| 11.9 | AC Characteristics                          | . 52 |
| 12.  | apendix                                     | 6    |
| 121  | Command Definitions                         | 63   |
|      | Device ID and Common Flash Memory Interface |      |
|      | Address Map                                 | 6    |
| 12   | Pavision History                            | 7.   |



# 1. General Description

The Spansion S29WS512/256/128R are Mirrorbit flash products fabricated on 65 nm process technology. These burst mode flash devices are capable of performing simultaneous read and write operations with zero latency on two separate banks using separate data and address pins. These products can operate up to 104 MHz and use a single  $V_{CC}$  of 1.7 V to 1.95 V that makes them ideal for today's demanding wireless applications requiring higher density, better performance and lowered power consumption.

## 2. Ordering Information

This product family has been retired and is not recommended for designs. For new and current designs, S29WS512P, S29WS256P, and S29WS128P supersedes S29WS512R, S29WS256R, and S29WS128R respectively. This is the factory-recommended migration path. Please refer to the S29WS-P data sheet for specifications and ordering information.

Availability of this document is retained for reference and historical purposes only.

The order number is formed by a valid combinations of the following:



## 2.1 Valid Combinations

Valid Combinations list configurations planned to be supported in volume for this device. Consult your local sales office to confirm availability of specific valid combinations and to check on newly released combinations.

| S29                          | 9WS-R Valid (   | Combinations (Notes 1, 2)                      |                                         |                  |                          |                   |
|------------------------------|-----------------|------------------------------------------------|-----------------------------------------|------------------|--------------------------|-------------------|
| Base Ordering<br>Part Number | Speed<br>Option | Package Type, Material, &<br>Temperature Range | Packing<br>Type                         | Model<br>Numbers | Package Type<br>(Note 2) | Product<br>Status |
| S29WS512R                    |                 |                                                |                                         |                  | 11.6 mm x 8 mm           |                   |
| S29WS256R                    | 0P, 0S, AA      | BHW (Low-Halogen, Lead<br>(Pb)-free)           | 0, 2, 3<br>(Note 1)                     | 00, 20           | 84-ball                  | Advance           |
| S29WS128R                    |                 | (* 2)25)                                       | (************************************** |                  | MCP-Compatible           |                   |

- 1. Type 0 is standard. Specify other options as required.
- 2. BGA package marking omits leading S29 and packing type designator from ordering part number.



# 3. Input/Output Descriptions & Logic Symbol

Table identifies the input and output package connections provided on the device.

Table 3.1 Input/Output Descriptions

| Symbol           | Туре       | Description                                                                                                                                                                                                                                                                      |
|------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Amax – A0        | Input      | Higher order address lines. Amax = A24 for WS512R, A23 for WS256R, A22 for WS128R                                                                                                                                                                                                |
| DQ15 – DQ0       | I/O        | Data input/output                                                                                                                                                                                                                                                                |
| F1-CE#           | Input      | Flash-1 Chip Enable. Asynchronous relative to CLK. Used to select the first portion of the flash device address space that can be directly selected by one host chip enable signal.                                                                                              |
| F2-CE#           | Input      | Flash-2 Chip Enable. Asynchronous relative to CLK. Used to select the first portion of the flash device address space that can be directly selected by one host chip enable signal.                                                                                              |
| OE#              | Input      | Output Enable. Asynchronous relative to CLK for the Burst mode                                                                                                                                                                                                                   |
| WE#              | Input      | Write Enable                                                                                                                                                                                                                                                                     |
| V <sub>CC</sub>  | Supply     | Device Power Supply                                                                                                                                                                                                                                                              |
| V <sub>CCQ</sub> | Supply     | Input/Output Power Supply (must be ramped simultaneously with V <sub>CC</sub> )                                                                                                                                                                                                  |
| V <sub>SS</sub>  | Supply     | Ground                                                                                                                                                                                                                                                                           |
| NC               | No Connect | No Connected internally                                                                                                                                                                                                                                                          |
| RDY              | Output     | Ready. Indicates when valid burst data is ready to be read                                                                                                                                                                                                                       |
| CLK              | Input      | The first rising edge of CLK in conjunction with AVD# low lateness address input and activates burst mode operation. After the initial word is output, subsequent rising edges of CLK increment the internal address counter. CLK should remain low during asynchrology access   |
| AVD#             | Input      | Address Valid input. Indicates to device that the valid address is present on the address inputs. $V_{IL}$ = for asynchronous mode, indicates valid address; for burst mode, cause staring address to be latched on rising edge of CLK. $V_{IH}$ = device ignores address inputs |
| RESET#           | Input      | Hardware Reset. Low = device resets and returns to reading array data.                                                                                                                                                                                                           |
| ACC              | Input      | Accelerated input. At $V_{IL}$ , disables all program and sease functions. Should be at $V_{IH}$ for all other conditions.                                                                                                                                                       |
| RFU              | Reserved   | Reserved for future use                                                                                                                                                                                                                                                          |
| RFU              | Reserved   | Should be at V <sub>IH</sub> for all other conditions.  Reserved for future use                                                                                                                                                                                                  |



# **Block Diagrams**

 $V_{SS}$ Latches and Control Logic DQ15-DQ0 OE# Latches and Control Logic f-Decoder X-Decoder ACC STATE RESET# DQ15-DQ0 CONTROL WE# Status & COMMAND Fx-CE# AVD# REGISTER RDY DQ15-DQ0 Latches and Control Logic DQ15-DQ0 Amax-A0 X-Decoder Latches and Control Logic DQ15-DQ0 Bank (n) 1. Amax = A24 for WS512R, A23 for WS266N, A22 for WS128R.

Figure 4.1 Simultaneous Operation Circuit

# **Physical Dimensions/Connection Diagrams**

This section shows the I/O designations and package specifications.

#### 5.1 **Related Documents**

Notes:

2. n = 15.

The following documents contain information related to this family of flash devices. Click on the title or go to www.spansion.com to download the PDF file, or request a copy from your sales office.

Considerations for X-ray Inspection of Surface-Mounted Flash Integrated Circuits

#### 5.2 Special Handling Instructions for FBGA Package

Special handling is required for flash memory products in FBGA packages.



Flash memory devices in FBGA packages may be damaged if exposed to ultrasonic cleaning methods. The package and/or data integrity may be compromised if the package body is exposed to temperatures above 150°C for prolonged periods of time.

# 5.3 Connection Diagrams and Physical Dimensions

Figure 5.1 84-ball Fine-Pitch Ball Grid Array

#### WS512R/WS256R/WS128R

(Top View, Balls Facing Down, MCP Compatible)



- 1. Ball G8 is RFU on the WS256R.
- 2. Ball G8 is A24 on densities ≥ 256 Mbit.
- 3. Address signals numbered greater than Amax of a particular device are reserved for future use and only indicate where the higher order address will be in higher density members of related or future family devices.



## VBH084—84-ball Fine-Pitch Ball Grid Array (FBGA) 11.6 x 8 mm MCP Compatible Package



| PACKAGE |       | VBH 084                       |       |                             |
|---------|-------|-------------------------------|-------|-----------------------------|
| JEDEC   |       | N/A                           |       |                             |
|         | 11.60 | mm x 8.00 m<br>PACKAGE        | m NOM | 80                          |
| SYMBOL  | MIN   | NOM                           | MAX   | NOTE                        |
| Α       |       |                               | 1.00  | OVERALL THICKNESS           |
| A1      | 0.18  |                               |       | BALL HEIGHT                 |
| A2      | 0.62  |                               | 0.76  | BODY THICKNESS              |
| D       |       | 11.60 BSC.                    |       | BODY SIZE                   |
| Е       |       | 8.00 BSC.                     |       | BODY SIXE                   |
| D1      |       | 8.80 BSC.                     |       | B.CL. COTPRINT              |
| E1      |       | 7.20 BSC.                     | _ (   | ALL FOOTPRINT               |
| MD      |       | 12                            |       | ROW MATRIX SIZE D DIRECTION |
| ME      |       | 10                            | X     | ROW MATRIX SIZE E DIRECTION |
| N       |       | 84                            |       | TOTAL BALL COUNT            |
| φb      | 0.33  | 1-O                           | 0.43  | BALL DIAMETER               |
| е       |       | 80 BSC.                       |       | BALL PITCH                  |
| SD / SE |       | 0.40 BSC.                     |       | SOLDER BALL PLACEMENT       |
| ?       |       | 2-A9, B10-L1<br>//2-M9, B1-L1 |       | DEPOPULATED SOLDER BALLS    |

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 2. ALL DIMENSIONS ARE IN MILLIMETERS.
- 3. BALL POSITION DESIGNATION PER JESD 95-1, SPP-010 (EXCEPT AS NOTED).
- 4. e REPRESENTS THE SOLDER BALL GRID PITCH.
- 5. SYMBOL "MD" IS THE BALL ROW MATRIX SIZE IN THE "D" DIRECTION.

SYMBOL "ME" IS THE BALL COLUMN MATRIX SIZE IN THE "E" DIRECTION.

N IS THE TOTAL NUMBER OF SOLDER BALLS.

DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C.

SD AND SE ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW.

WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN ? THE OUTER ROW PARALLEL TO THE D OR E DIMENSION, RESPECTIVELY, SD OR SE = 0.000.

WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, SD OR SE =  $\boxed{\text{e}/2}$ 

- 8. NOT USED.
- 9. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS.
- 1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK, METALLIZED MARK INDENTATION OR OTHER MEANS.

3339 \ 16-038.25b

#### Note:

1. BSC is an ANSI standard for Basic Space Centering.



## 6. Product Overview

The S29WS-R family consists of 128 Mbit to 1 Gbit, 1.8-V only, simultaneous read/write, burst-mode, flash devices. These devices have a 16 bit (word) wide data bus. All read accesses provide 16 bits of data on each bus transfer cycle. All writes take 16 bits of data from each bus transfer cycle.

| Device    | Mbits | Mbytes | Mwords | Banks | Mbytes / Bank |
|-----------|-------|--------|--------|-------|---------------|
| S29WS128R | 128   | 16     | 8      | 16    | 1             |
| S29WS256R | 256   | 32     | 16     | 16    | 2             |
| S29WS512R | 512   | 64     | 32     | 16    | 4             |

The flash memory array is divided into banks as shown in the above table. A bank is the address range within which one program, or erase operation may be in progress at the same time as one read operation is in progress in any other bank of the memory. This multiple bank structure enables Simultaneous Read and Write (SRW) so that code may be executed or data read from one bank while a group of data is programmed, or erased as a background task in one other bank.

Each bank is divided into sectors. A sector is the minimum address range of data which can be eased to an all Ones state. There are four 32 Kbyte sectors which are located either at the bottom or top of the memory array depending on the device model purchased. These are called boot sectors because they are often used for holding boot code or parameters that need to be protected or erased separately from other data in the flash array. All other sectors are a uniform size of 128 Kbytes.

Programming is done via a 64 Byte write buffer. It is possible to program from one 1832 words (64 bytes) in each programming operation.

The S29WS family is capable of continuous, synchronous burst read or linear read (8- or 16-word aligned group) with wrap around. A wrapped burst begins at the initial location and continues to the end of at 8- or 16-word aligned group then "wraps-around" to continue at the beginning of the 8, or 16-word aligned group. The burst completes with the last word before the initial location. Word wrap around burst is generally used for processor cache line fill.

# 7. Address Space Maps

There are five address spaces within each device:

- A Non-Volatile Flash Memory Array used on storage of data that may be randomly read and reprogrammed
- A Read Only Memory Array used for factory programmed permanent device characteristics information. This area contains the Device Identification (ID) and Common Flash Interface (CFI) information.
- A One Time Programmable Non-volatile flash array used for factory programmed permanent data, and customer programmable permanent data. This is called the Secure Silicon Region (SSR).
- An OTP location used to permanently protect the SSR. This is call the SSR Lock.
- A volatile register used to configure device behavior options. This is called the Configuration Register.

The main Flash Memory Array is the primary and default address space but, it may be partially overlaid by the other four address spaces with one alternate address space available at any one time. The location where the alternate address space is overlaid is defined by the address provided in the command that enables each overlay. The portion of the command address that is sufficient to select a sector is used to select the sector that is overlaid by an alternate Address Space Overlay (ASO).

Any address range, within the overlaid sector, not defined by an overlay address map, is reserved for future use. All read accesses outside of an address map within the selected sector, return non-valid data. The locations will display actively driven data but the meaning of whatever ones or zeros appear are not defined.

There are three operation modes for each bank that determine what portions of the address space are readable at any given time:

- Read Mode
- Embedded Algorithm (EA) Mode
- Address Space Overlay (ASO) Mode

Each bank of the device can be in any operation mode but, only one bank can be in EA or ASO mode at any one time.

Document Number: 002-01101 Rev. \*I



In Read Mode a Flash Memory Array bank may read directly by asynchronous or synchronous accesses from the host system bus. The Flash Control Unit (CU) puts all banks in Read mode during Power-on, a Hardware Reset, after a Command Reset, or after a bank is returned to Read mode from EA mode. A bank with a suspended EA is considered to be returned to Read mode even though some or all of the data in the bank may be in an invalid state and thus not useful if read.

In EA mode the flash memory array data in a bank is stable but undefined, and effectively unavailable for read access from the host system. While in EA mode the bank is used by the CU in the execution of commands. Typical EA mode operations are programming or erasing of data in the flash array. All other banks are available for read access while the one bank is in EA mode. This ability to read from one bank while another bank is used in the execution of a command is called Simultaneous Read and Write (SRW) and allows for continued operation of the system via the reading of data or execution of code from other banks while one bank is programming or erasing data as a relatively long time frame background task.

In ASO mode, one of the overlay address spaces are overlaid in a bank (entered). That bank is in ASO mode and no other bank may be in EA or ASO mode. All EA activity must be completed before entering any ASO mode. A command for entering an EA or ASO mode while another bank is in EA or ASO mode will be ignored.

While an ASO mode is active (entered) in a bank, a read for flash array data to any other bank is allowed. ASO mode selects a specific sector for the overlaid address space. Other sectors in the ASO bank still provide flash and may be read during ASO mode.

The ASOs are functionally tied to the lowest address bank. The commands used to overlay enter) these areas must select a sector address within the lowest address bank.

While SSR Lock, SSR, or Configuration Register is overlaid only the SSR Lock, SSR, or Configuration Register respectively may be programmed in the overlaid sector. While any of these ASO areas are being programmed the ASO bank switches to EA mode. The ID/CFI and factory portion of the SSR ASO is not customer programmable.

The address nomenclature used in this document is a shorthand form that shows addresses are formed from a concatenation of high order bits, sufficient to select a Sector Address (SA), with low order bits to select a location within the sector. When in Read mode and reading from the flash array the entire address is used to select a specific word for asynchronous read or the starting word address of a burst read. When writing a command, the address bits between SA and the command specified least significant bits must be Zero to allow for future extension of an overlay address map.

# 7.1 Data Address & Quantity Nomenclature

A **Bit** is a single One or Zero data value. A **Byte** is a group of 8 bits aligned on an 8 bit address boundary. A **Word** is a group of 16 bits aligned on a 16 bit address boundary. A **Kbye** (KB) is 1024 Bytes (not 1000 Bytes).

Throughout this document **quantities of data are generally expressed in terms of bytes**. Example: most sectors have 128 Kbytes of data and is written as 128 Kbytes of 126 KB. **Addresses are also expressed in byte units**. A 128 Kbyte sector has an address range from 00000h to 1FFFFh Byte locations. Byte units are used because most host systems and software for these systems use byte resolution addresses. Software and hardware developers most often calculate code and data sizes in terms of bytes, so this is more familiar terminology than describing data sizes in bits or words. In general, data units will not be abbreviated if possible so that full unit names of Byte, Word, or bit are used. However, there may be cases where capital B is used for byte units and lower case b is used for bit units, in situations where space is limited such as in table column headers.

In some cases data quantities will also be expressed in word or bit units in addition to the quantity shown in bytes. This may be done as an aid to readers familiar with prior device generation documentation which often provided only word or bit unit values. Word units may also be used to emphasize that, in the memory devices described in this documentation, data is always exchanged with the host system in word units. Each bus cycle transfer of read or write data on the host system bus is a transfer 16 bits of data. A read bus cycle is always a 16 bit wide transfer of data to the host system whether the host system chooses to look at all the bits or not. A write bus cycle is always a transfer of 16 bits to the memory device and the device will store all 16 bits to a register. In the case of a program operation all 16 bits of each word to be programmed will be stored in the flash array.

Because data is always transferred in word units, the memory devices being discussed use only the address signals from the system necessary to select words. Most host systems use address line A0 to select bytes and a1 to select words. Flash memories with word wide data paths have traditionally started their address signal numbering with A0 being the selector for words because a byte select input is not needed. So, system address a[max] to a1 are connected to flash A[max] to A0.

In prior generation flash documentation, address values used in commands to the flash were documented from the viewpoint of the flash device - the bit pattern appearing on flash address inputs A10 to A0. However, most software is written with addresses expressed in bytes. This means the address patterns shown in flash command tables have traditionally been shifted by one bit to

Document Number: 002-01101 Rev. \*I Page 11 of 77



express them as byte address values in flash control programs. Example: a prior generation flash data sheet would show a command write of data value xxA0h to address 555h; this is an address pattern of 101010101010 on flash address inputs A10 to A0; but software would define this as a byte address value of AAAh since the least significant address bit is not used by the flash); which is 10101010100 on system address bus a11 to a0. Because system a11 to a1 is connected to flash A10 to A0 the flash word address of 555h and the system byte address of AAAh provides the same bit pattern on the same address inputs. Because all address values are being documented as system byte addresses, that are more familiar to software writers, the command tables have addresses that are shifted from those shown in prior generation devices.

## 7.2 Flash Memory Array

The Non-Volatile Flash Memory Array is organized as shown in the following tables. Devices have either all uniform size sectors or four smaller sectors at either the top or bottom of the device.

Table 7.1 System Versus Flash View of Address

|                         |     |     |    |     |    |        |    |    |    |    | 4   | •  |
|-------------------------|-----|-----|----|-----|----|--------|----|----|----|----|-----|----|
| System Address Signals  | a11 | a10 | a9 | a8  | а7 | a6     | а5 | a4 | a3 | a2 | (0) | a0 |
| System Byte Address Hex |     | -   | A  |     |    |        | A  |    |    | 0  | O'  |    |
| Binary Pattern          | 1   | 0   | 1  | 0   | 1  | 0      | 1  | 0  | 1  | 70 | 1   | 0  |
| Flash Word Address Hex  |     | 5   |    |     |    | 5      |    |    | 1  |    |     |    |
| Flash Address Signals   | A10 | A9  | A8 | A7  | A6 | A5     | A4 | A3 | M  | A1 | A0  |    |
|                         |     | ×   | Q. | cor | IN | and de | A4 | 5  |    |    |     |    |



Table 7.2 S29WS512R Sector and Memory Address Map (Bottom Boot)

| Bank Size<br>(Mbit) | Sector<br>Count | Sector<br>Size<br>(Kbyte) | Bank | Sector<br>Range | Address Range<br>(word) | Address Range (byte) | Notes                             |
|---------------------|-----------------|---------------------------|------|-----------------|-------------------------|----------------------|-----------------------------------|
|                     |                 |                           |      | SA000           | 000000h-003FFFh         | 000000h-007FFFh      |                                   |
|                     | 4               | 32                        |      | SA001           | 004000h-007FFFh         | 008000h-00FFFFh      |                                   |
|                     | 4               | 32                        |      | SA002           | 008000h-00BFFFh         | 010000h-017FFFh      |                                   |
| 32                  |                 |                           | 0    | SA003           | 00C000h-00FFFFh         | 018000h-01FFFFh      |                                   |
|                     |                 |                           |      | SA004           | 010000h-01FFFFh         | 020000h-03FFFFh      |                                   |
|                     | 31              | 128                       |      | :               | :                       | :                    |                                   |
|                     |                 |                           |      | SA034           | 1F0000h-1FFFFFh         | 3E0000h-3FFFFFh      |                                   |
|                     |                 |                           | 1    | SA035-SA066     | 200000h-3FFFFFh         | 400000h-7FFFFFh      |                                   |
|                     |                 |                           | 2    | SA067-SA098     | :                       | :                    |                                   |
|                     |                 |                           | 3    | SA097-SA130     | :                       | :                    |                                   |
|                     |                 |                           | 4    | SA131-SA162     | :                       | :                    | Sector Starting Address to Sector |
|                     |                 |                           | 5    | SA163-SA194     | :.                      | ::                   | Ending Address                    |
|                     |                 |                           | 6    | SA195-SA226     | :                       | : \                  |                                   |
|                     |                 |                           | 7    | SA227-SA258     | :                       |                      |                                   |
| 32                  | 480             | 128                       | 8    | SA259-SA290     | 1000000h-11FFFFFh       | 2000000h 23FFFFh     |                                   |
|                     |                 |                           | 9    | SA291-SA322     | :                       |                      |                                   |
|                     |                 |                           | 10   | SA323-SA354     | :                       | ن (ن                 |                                   |
|                     |                 |                           | 11   | SA355-SA386     | : `                     |                      |                                   |
|                     |                 |                           | 12   | SA387-SA418     | 20                      | :                    |                                   |
|                     |                 |                           | 13   | SA419-SA450     | 70                      | :                    |                                   |
|                     |                 |                           | 14   | SA451-SA482     | 1C00000h-IDFFFFh        | 3800000h-3BFFFFFh    |                                   |
|                     |                 |                           | 15   | SA483-SA514     | 1E0000 F-1FFFFFh        | 3C00000F-3FFFFFh     |                                   |

Note

All tables have been condensed to show sector-related information for an entire device on a single page. Sectors and their address ranges that are not explicitly listed (such as SA008–SA009) have sector starting and ending addresses that form the same pattern as all other sectors of that size. For example, all 128 KB sectors have the byte address pattern x000000h–x1FFFFh.



 Table 7.3
 S29WS512R Sector and Memory Address Map (Top Boot)

| Sector<br>Count | Sector Size<br>(Kbyte) | Bank                      | Sector<br>Range                                                | Address<br>Range (word)                                                                                                                                                                                                                                             | Address<br>Range (byte)                                                                          | Notes                      |                 |                   |                   |                            |             |   |       |                   |                   |         |
|-----------------|------------------------|---------------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|----------------------------|-----------------|-------------------|-------------------|----------------------------|-------------|---|-------|-------------------|-------------------|---------|
|                 |                        | 0                         | SA000-SA031                                                    | 000000h-1FFFFFh                                                                                                                                                                                                                                                     | 000000h-3FFFFFh                                                                                  |                            |                 |                   |                   |                            |             |   |       |                   |                   |         |
|                 |                        |                           |                                                                |                                                                                                                                                                                                                                                                     | 1                                                                                                | SA032-SA063                | 200000h-3FFFFFh | 400000h-7FFFFFh   |                   |                            |             |   |       |                   |                   |         |
|                 |                        | 2                         | SA064-SA095                                                    | :                                                                                                                                                                                                                                                                   | :                                                                                                |                            |                 |                   |                   |                            |             |   |       |                   |                   |         |
|                 |                        |                           |                                                                | 3                                                                                                                                                                                                                                                                   | SA096-SA127                                                                                      | :                          | :               |                   |                   |                            |             |   |       |                   |                   |         |
|                 |                        | 4                         | SA128-SA159                                                    | :                                                                                                                                                                                                                                                                   | :                                                                                                |                            |                 |                   |                   |                            |             |   |       |                   |                   |         |
|                 |                        | 5                         | SA160-SA191                                                    | :                                                                                                                                                                                                                                                                   | :                                                                                                |                            |                 |                   |                   |                            |             |   |       |                   |                   |         |
|                 |                        | 6                         | SA192-SA223                                                    | :                                                                                                                                                                                                                                                                   | :                                                                                                | Sector Starting            |                 |                   |                   |                            |             |   |       |                   |                   |         |
| 480             | 128                    | 7                         | SA224-SA255                                                    | :                                                                                                                                                                                                                                                                   | :                                                                                                | Address –<br>Sector Ending |                 |                   |                   |                            |             |   |       |                   |                   |         |
|                 |                        | 8                         | SA256-SA287                                                    | 1000000h-11FFFFFh                                                                                                                                                                                                                                                   | 2000000h-23FFFFh                                                                                 | Address                    |                 |                   |                   |                            |             |   |       |                   |                   |         |
|                 |                        | 9                         | SA288-SA319                                                    | :                                                                                                                                                                                                                                                                   |                                                                                                  |                            |                 |                   |                   |                            |             |   |       |                   |                   |         |
|                 |                        | 10                        | SA320-SA351                                                    | :                                                                                                                                                                                                                                                                   | :                                                                                                | 0,5                        |                 |                   |                   |                            |             |   |       |                   |                   |         |
|                 |                        |                           |                                                                |                                                                                                                                                                                                                                                                     |                                                                                                  |                            |                 |                   |                   | 11                         | SA352-SA383 | : |       | NO .              |                   |         |
|                 |                        | 12                        | SA384-SA415                                                    | :                                                                                                                                                                                                                                                                   |                                                                                                  |                            |                 |                   |                   |                            |             |   |       |                   |                   |         |
|                 |                        | 13                        | SA416-SA447                                                    | :                                                                                                                                                                                                                                                                   |                                                                                                  |                            |                 |                   |                   |                            |             |   |       |                   |                   |         |
|                 |                        | 14                        | SA448-SA479                                                    | 1C00000h-1DFFFFFh                                                                                                                                                                                                                                                   | 3800000h 38FFFFFh                                                                                |                            |                 |                   |                   |                            |             |   |       |                   |                   |         |
|                 |                        |                           | SA480                                                          | 1E00000h-1E0FFFF                                                                                                                                                                                                                                                    | 3C00000h-3C1FFFF                                                                                 |                            |                 |                   |                   |                            |             |   |       |                   |                   |         |
| 31              | 32                     | 32                        |                                                                | :                                                                                                                                                                                                                                                                   | :                                                                                                |                            |                 |                   |                   |                            |             |   |       |                   |                   |         |
|                 |                        |                           |                                                                | SA510                                                                                                                                                                                                                                                               | 1FE0000h-1FEFFFFh                                                                                | 3FC0000h-3FDFFFFh          | Sector Starting |                   |                   |                            |             |   |       |                   |                   |         |
|                 |                        |                           |                                                                |                                                                                                                                                                                                                                                                     |                                                                                                  | 15                         | SA511           | 1FF0000h-1FF3FFNh | 3FE0000h-3FE7FFFh | Address –<br>Sector Ending |             |   |       |                   |                   |         |
| 4               |                        |                           |                                                                |                                                                                                                                                                                                                                                                     |                                                                                                  |                            |                 |                   |                   |                            |             |   | SA512 | 1FF4000h-1FP7FFFh | 3FE8000h-3FEFFFFh | Address |
| 7               |                        |                           |                                                                |                                                                                                                                                                                                                                                                     |                                                                                                  |                            |                 |                   |                   |                            |             |   |       |                   |                   |         |
|                 |                        |                           | SA514                                                          | 1FFC000h+1FFFFFFh                                                                                                                                                                                                                                                   | 3FF8000h-3FFFFFh                                                                                 |                            |                 |                   |                   |                            |             |   |       |                   |                   |         |
|                 | 480                    | 480 128<br>31 128<br>4 32 | 0 1 2 3 4 5 6 6 480 128 7 8 9 10 11 12 13 14 14 31 128 15 4 32 | 0 SA000-SA031 1 SA032-SA063 2 SA064-SA095 3 SA096-SA127 4 SA128-SA159 5 SA160-SA191 6 SA192-SA223 7 SA224-SA255 8 SA256-SA287 9 SA288-SA319 10 SA320-SA351 11 SA352-SA383 12 SA384-SA415 13 SA416-SA447 14 SA448-SA479  SA480 31 128  15 SA510 15 SA511 SA512 SA513 | 0   SA000-SA031   000000h-1FFFFFh     1   SA032-SA063   200000h-3FFFFFh     2   SA064-SA095   :: | 1                          |                 |                   |                   |                            |             |   |       |                   |                   |         |



Table 7.4 S29WS512R Sector and Memory Address Map (Uniform Sectors)

| Bank<br>Size<br>(Mbit) | Sector<br>Count | Sector Size<br>(Kbyte) | Bank                                         | Sector<br>Range   | Address<br>Range (word) | Address<br>Range (byte)  | Notes                        |
|------------------------|-----------------|------------------------|----------------------------------------------|-------------------|-------------------------|--------------------------|------------------------------|
|                        |                 |                        | 0 SA000-SA031 000000h-1FFFFh 000000h-3FFFFFh |                   |                         |                          |                              |
|                        |                 |                        | 1                                            | SA032-SA063       | 200000h-3FFFFFh         | 400000h-7FFFFFh          |                              |
|                        |                 |                        | 2                                            | SA064-SA095       | :                       | :                        |                              |
|                        |                 |                        | 3                                            | SA096-SA127       | :                       | i i                      |                              |
|                        |                 |                        | 4                                            | SA128-SA159       | :                       | i i                      |                              |
|                        |                 |                        | 5                                            | SA160-SA191       | :                       | :                        |                              |
|                        |                 |                        | 6                                            | SA192-SA223       | :                       | :                        | Contar Starting              |
| 32                     | 512             | 128                    | 7                                            | SA224-SA255       | :                       | :                        | Sector Starting<br>Address – |
| 32                     | 312             | 120                    | 8 SA256–SA287                                | 1000000h-11FFFFFh | 2000000h-23FFFFh        | Sector Ending<br>Address |                              |
|                        |                 |                        | 9                                            | SA288-SA319       | :                       | :                        | .0                           |
|                        |                 |                        | 10                                           | SA320-SA351       | :                       | :                        | 3                            |
|                        |                 |                        | 11                                           | SA352-SA383       | :                       | : (                      | (O)                          |
|                        |                 |                        | 12                                           | SA384-SA415       | :                       | :                        | )                            |
|                        |                 |                        | 13                                           | SA416-SA447       | :                       | N                        |                              |
|                        |                 |                        | 14                                           | SA448-SA479       | 1C00000h-1DFFFFFh       | 3800000h-3BFFFFFh        |                              |
|                        |                 |                        | 15                                           | SA480-SA511       | 1E00000h-1FFFFFh        | 3C00000h-3FFFFFFh        |                              |

Note
All tables have been condensed to show sector-related information for an entire device on the table page. Sectors and their address ranges that are not explicitly listed (such as SA008–SA009) have sector starting and ending addresses that form the same pattern as all other sectors of that size. For example, all 128 KB sectors have the byte address pattern x000000h–x1FFFFh.



Table 7.5 S29WS256R Sector and Memory Address Map (Bottom Boot)

| Bank<br>Size<br>(Mbit) | Sector<br>Count | Sector Size<br>(Kbyte) | Bank | Sector<br>Range | Address<br>Range (word) | Address<br>Range (byte) | Notes                 |
|------------------------|-----------------|------------------------|------|-----------------|-------------------------|-------------------------|-----------------------|
|                        |                 |                        |      | SA000           | 000000h-003FFFh         | 000000h-007FFFh         |                       |
|                        | 4               | 32                     |      | SA001           | 004000h-007FFFh         | 008000h-00FFFFh         |                       |
|                        | 4               | 32                     |      | SA002           | 008000h-00BFFFh         | 010000h-017FFFh         |                       |
| 16                     |                 |                        | 0    | SA003           | 00C000h-00FFFFh         | 018000h-01FFFFh         |                       |
|                        |                 |                        |      | SA004           | 010000h-01FFFFh         | 020000h-03FFFFh         |                       |
|                        | 15              | 128                    |      | :               | i i                     | :                       |                       |
|                        |                 |                        |      | SA018           | 0F0000h-0FFFFh          | 170000h-1FFFFFh         |                       |
|                        |                 |                        | 1    | SA019-SA034     | 100000h-1FFFFFh         | 200000h-3FFFFFh         |                       |
|                        |                 |                        | 2    | SA035-SA050     | i i                     | :                       |                       |
|                        |                 |                        | 3    | SA051-SA066     | :                       | :                       | '0'                   |
|                        |                 |                        | 4    | SA067-SA082     | :                       | :                       | Sector Starting       |
|                        |                 |                        | 5    | SA083-SA098     | :                       | : _                     | Sector Ending Address |
|                        |                 |                        | 6    | SA099-SA114     | :                       | : .                     |                       |
|                        |                 |                        | 7    | SA115-SA130     | :                       | N                       |                       |
| 16                     | 240             | 128                    | 8    | SA131-SA146     | 800000h-8FFFFFh         | 1000000h_117FFFFh       |                       |
|                        |                 |                        | 9    | SA147-SA162     | :                       | 7                       |                       |
|                        |                 |                        | 10   | SA163-SA178     | i i                     |                         |                       |
|                        |                 |                        | 11   | SA179-SA194     | :                       | XO:                     |                       |
|                        |                 |                        | 12   | SA195-SA210     | -6                      | :                       |                       |
|                        |                 |                        | 13   | SA211-SA226     | 20                      | :                       |                       |
|                        |                 |                        | 14   | SA227-SA242     | E00000h-EFEFFh          | 1C00000h-1DFFFFFh       |                       |
|                        |                 |                        | 15   | SA243-SA258     | F00000 - FFFFFh         | 1E00000h-1FFFFFh        |                       |

Note

All tables have been condensed to show sector-related information to an entire device on a single page. Sectors and their address ranges that are not explicitly listed (such as SA008–SA009) have sector starting and ending address is that form the same pattern as all other sectors of that size. For example, all 128 KB sectors have the byte address pattern x000000h–x1FFFFh.



Table 7.6 S29WS256R Sector and Memory Address Map (Top Boot)

| Bank<br>Size<br>(Mbit) | Sector<br>Count | Sector Size<br>(Kbyte) | Bank        | Sector<br>Range | Address<br>Range (word) | Address<br>Range (byte) | Notes           |   |  |                       |
|------------------------|-----------------|------------------------|-------------|-----------------|-------------------------|-------------------------|-----------------|---|--|-----------------------|
|                        |                 |                        | 0           | SA000-SA015     | 000000h-0FFFFh          | 000000h-1FFFFFh         |                 |   |  |                       |
|                        |                 |                        | 1           | SA016-SA031     | 100000h-1FFFFFh         | 200000h-3FFFFFh         |                 |   |  |                       |
|                        |                 |                        | 2           | SA032-SA047     | :                       | :                       |                 |   |  |                       |
|                        |                 |                        | 3           | SA048-SA063     | :                       | :                       |                 |   |  |                       |
|                        |                 |                        | 4           | SA064-SA079     | :                       | :                       |                 |   |  |                       |
|                        |                 |                        |             |                 | 5                       | SA080-SA095             | :               | : |  |                       |
|                        |                 |                        | 6           | SA096-SA111     | :                       | :                       |                 |   |  |                       |
|                        | 240 128         | 7                      | SA112-SA127 | :               | :                       |                         |                 |   |  |                       |
|                        |                 |                        | 8           | SA128-SA143     | 800000h-8FFFFh          | 1000000h-11FFFFFh       |                 |   |  |                       |
|                        |                 |                        | 9           | SA144-SA159     | :                       | :                       | '(0)'           |   |  |                       |
| 16                     |                 |                        | 10          | SA160-SA175     | :                       | :                       | Sector Starting |   |  |                       |
| 10                     |                 |                        |             |                 |                         | 11                      | SA176-SA191     | : |  | Sector Ending Address |
|                        |                 |                        |             | 12              | SA192-SA207             |                         | :               | / |  |                       |
|                        |                 |                        | 13          | SA208-SA223     | :                       | 1                       |                 |   |  |                       |
|                        |                 |                        | 14          | SA224-SA239     | E00000h-EFFFFh          | 1C00000k-1DFFFFFh       |                 |   |  |                       |
|                        |                 |                        |             | SA240           | F00000h-F0FFFh          | 1E00000h-1E1FFFFh       |                 |   |  |                       |
|                        | 15              | 128                    |             | :               | :                       |                         |                 |   |  |                       |
|                        |                 |                        |             | SA254           | FE0000h-FEFFFFh         | FC0000h-1FDFFFFh        |                 |   |  |                       |
|                        |                 |                        | 15          | SA255           | FF0000h-FF3FFF          | 1FE0000h-1FE7FFFh       |                 |   |  |                       |
|                        | 4               | 32                     |             | SA256           | FF4000h-FF7FF           | 1FE8000h-1FEFFFFh       |                 |   |  |                       |
|                        | 7               | 32                     |             | SA257           | FF8000h FFBFFFh         | 1FF0000h-1FF7FFFh       |                 |   |  |                       |
|                        |                 |                        |             | SA258           | FFC000h-FFFFFFh         | 1FF8000h-1FFFFFFh       |                 |   |  |                       |

Note

All tables have been condensed to show sector-related information for an entire device on a single page. Sectors and their address ranges that are not explicitly listed (such as SA008–SA009) have sector starting and ending addresss that form the same pattern as all other sectors of that size. For example, all 128 KB sectors have the byte address pattern x000000h–x1FFFFh.



 Table 7.7
 S29WS256R Sector and Memory Address Map (Uniform Boot)

| Bank<br>Size<br>(Mbit) | Sector<br>Count | Sector Size<br>(Kbyte)                                                                                        | Bank | Sector<br>Range | Address<br>Range (word) | Address<br>Range (byte) | Notes                                           |  |
|------------------------|-----------------|---------------------------------------------------------------------------------------------------------------|------|-----------------|-------------------------|-------------------------|-------------------------------------------------|--|
|                        |                 | 0 SA000_SA015 000000h_0FFFFFh 000000h_1FFFFFh 1 SA016_SA031 100000h_1FFFFFh 200000h_3FFFFFh 2 SA032_SA047 : : |      |                 |                         |                         |                                                 |  |
|                        |                 |                                                                                                               |      | 1               | SA016-SA031             | 100000h-1FFFFFh         | 200000h-3FFFFFh                                 |  |
|                        |                 |                                                                                                               | 2    | SA032-SA047     | :                       | :                       |                                                 |  |
|                        |                 |                                                                                                               | 3    | SA048-SA063     | :                       | :                       |                                                 |  |
|                        |                 |                                                                                                               | 4    | SA064-SA079     | :                       | :                       |                                                 |  |
|                        |                 |                                                                                                               | 5    | SA080-SA095     | :                       | :                       |                                                 |  |
|                        |                 |                                                                                                               | 6    | SA096-SA111     | :                       | :                       |                                                 |  |
| 16                     | 256             | 128                                                                                                           | 7    | SA112-SA127     | :                       | :                       | Sector Starting Address – Sector Ending Address |  |
| 10                     | 250             | 120                                                                                                           | 8    | SA128-SA143     | 800000h-8FFFFFh         | 1000000h-11FFFFh        |                                                 |  |
|                        |                 |                                                                                                               | 9    | SA144-SA159     | :                       | :                       | .O.                                             |  |
|                        |                 |                                                                                                               | 10   | SA160-SA175     | :                       | :                       | 05/5                                            |  |
|                        |                 |                                                                                                               | 11   | SA176-SA191     | :                       | : _                     | 6                                               |  |
|                        |                 |                                                                                                               | 12   | SA192-SA207     | :                       | : .                     | )                                               |  |
|                        |                 |                                                                                                               | 13   | SA208-SA223     | :                       | 1/2                     |                                                 |  |
|                        |                 |                                                                                                               | 14   | SA224-SA239     | E00000h-EFFFFh          | 1C00000h-10FFFFh        |                                                 |  |
|                        |                 |                                                                                                               | 15   | SA240-SA255     | F00000h-FFFFFFh         | 1E00000h-TFFFFFFh       |                                                 |  |

PAZ40-SA255 F00000h-FFFFFFh 1E001



Table 7.8 S29WS128R Sector and Memory Address Map (Bottom Boot)

| Bank<br>Size<br>(Mbit) | Sector<br>Count | Sector Size<br>(Kbyte) | Bank | Sector<br>Range | Address<br>Range (word) | Address<br>Range (byte) | Notes                     |   |             |   |   |  |
|------------------------|-----------------|------------------------|------|-----------------|-------------------------|-------------------------|---------------------------|---|-------------|---|---|--|
|                        |                 |                        |      | SA000           | 000000h-003FFFh         | 000000h-007FFFh         |                           |   |             |   |   |  |
|                        | 4               | 32                     |      | SA001           | 004000h-007FFFh         | 008000h-00FFFFh         |                           |   |             |   |   |  |
|                        | 7               | 32                     |      | SA002           | 008000h-00BFFFh         | 010000h-017FFFh         |                           |   |             |   |   |  |
| 8                      |                 |                        | 0    | SA003           | 00C000h-00FFFh          | 018000h-01FFFFh         |                           |   |             |   |   |  |
|                        |                 |                        |      | SA004           | 010000h-01FFFFh         | 020000h-03FFFFh         |                           |   |             |   |   |  |
|                        | 7               | 128                    |      | :               | :                       | :                       |                           |   |             |   |   |  |
|                        |                 |                        |      | SA010           | 070000h-07FFFh          | 0E0000h-FFFFFh          |                           |   |             |   |   |  |
|                        |                 |                        | 1    | SA011-SA018     | 080000h-0FFFFh          | 100000h-1FFFFh          |                           |   |             |   |   |  |
|                        |                 |                        |      |                 |                         |                         |                           | 2 | SA019-SA026 | : | : |  |
|                        |                 |                        |      |                 |                         | 3                       | SA027-SA034               | : | :           |   |   |  |
|                        |                 |                        | 4    | SA035-SA042     | :                       | :                       | Sector Starting Address – |   |             |   |   |  |
|                        |                 |                        | 5    | SA043-SA050     | :                       | : (                     | Sector Ending<br>Address  |   |             |   |   |  |
|                        |                 |                        | 6    | SA051-SA058     | :                       | : .                     | Address                   |   |             |   |   |  |
|                        |                 |                        | 7    | SA059-SA066     | :                       | N                       |                           |   |             |   |   |  |
| 8                      | 120             | 128                    | 8    | SA067-SA074     | 400000h-47FFFFh         | 800000b-8PFFFFh         |                           |   |             |   |   |  |
|                        |                 |                        | 9    | SA075-SA082     | :                       | 7                       |                           |   |             |   |   |  |
|                        |                 |                        | 10   | SA083-SA090     | :                       | <b>1</b>                |                           |   |             |   |   |  |
|                        |                 |                        | 11   | SA091-SA098     | : ,                     |                         |                           |   |             |   |   |  |
|                        |                 |                        | 12   | SA099-SA106     | 6                       | :                       |                           |   |             |   |   |  |
|                        |                 |                        | 13   | SA107-SA114     | 760                     | :                       |                           |   |             |   |   |  |
|                        |                 |                        | 14   | SA115-SA122     | 700000b 75FFFh          | E00000h-EFFFFh          |                           |   |             |   |   |  |
|                        |                 |                        | 15   | SA123-SA130     | 780000h-7FFFFFh         | F00000h-FFFFFh          |                           |   |             |   |   |  |

Note

All tables have been condensed to show sector-related information to an entire device on a single page. Sectors and their address ranges that are not explicitly listed (such as SA008–SA009) have sector starting and ending addresses that form the same pattern as all other sectors of that size. For example, all 128 KB sectors have the byte address pattern x000000h–x1FFFFh.



Table 7.9 S29WS128R Sector and Memory Address Map (Top Boot)

| Bank<br>Size<br>(Mbit) | Sector<br>Count | Sector Size<br>(Kbyte) | Bank | Sector<br>Range | Address<br>Range (word) | Address<br>Range (byte) | Notes   |   |                              |
|------------------------|-----------------|------------------------|------|-----------------|-------------------------|-------------------------|---------|---|------------------------------|
|                        |                 |                        | 0    | SA000-SA007     | 000000h-07FFFh          | 000000h-0FFFFh          |         |   |                              |
|                        |                 |                        | 1    | SA008-SA015     | 080000h-0FFFFh          | 100000h-1FFFFFh         |         |   |                              |
|                        |                 |                        | 2    | SA016-SA023     | :                       | :                       |         |   |                              |
|                        |                 |                        | 3    | SA024-SA031     | :                       | :                       |         |   |                              |
|                        |                 |                        | 4    | SA032-SA039     | :                       | :                       |         |   |                              |
|                        |                 |                        | 5    | SA040-SA047     | :                       | :                       |         |   |                              |
|                        |                 |                        | 6    | SA048-SA055     | :                       | :                       |         |   |                              |
|                        | 120             | 128                    | 7    | SA056-SA063     | :                       | :                       |         |   |                              |
|                        |                 |                        | 8    | SA064-SA071     | 400000h-47FFFFh         | 800000h-8FFFFFh         | .0.     |   |                              |
|                        |                 |                        | 9    | SA072-SA079     | :                       | :                       |         |   |                              |
| 8                      |                 |                        |      |                 | 10                      | SA080-SA087             | :       | : | Sector Starting<br>Address – |
| 0                      |                 |                        |      |                 | 11                      | SA088-SA095             | :       |   | Sector Ending<br>Address     |
|                        |                 |                        | 12   | SA096-SA103     | :                       | : ,                     | Address |   |                              |
|                        |                 |                        | 13   | SA104-SA111     | :                       | N                       |         |   |                              |
|                        |                 |                        | 14   | SA112-SA119     | 700000h-77FFFFh         | E00000h-FFFFFh          |         |   |                              |
|                        |                 |                        |      | SA120           | 780000h-78FFFFh         | F00000h-F1FFFh          |         |   |                              |
|                        | 7               | 128                    |      | :               | :                       | ~                       |         |   |                              |
|                        |                 |                        |      | SA126           | 7E0000h-7EFFFh          | FC0000h-FDFFFFh         |         |   |                              |
|                        |                 |                        | 15   | SA127           | 7F0000h-7F3FF7h         | FE0000h-FE7FFFh         |         |   |                              |
|                        | 4               | 32                     |      | SA128           | 7F4000h-7F7F7           | FE8000h-FEFFFFh         |         |   |                              |
|                        | 4               | 32                     |      | SA129           | 7F8000b 7FBFFFh         | FF0000h-FF7FFFh         |         |   |                              |
|                        |                 |                        |      | SA130           | 7FC000h-7FFFFFh         | FF8000h-FFFFFFh         |         |   |                              |

Note

All tables have been condensed to show sector-related information to an entire device on a single page. Sectors and their address ranges that are not explicitly listed (such as SA008–SA009) have sector starting and ending address in that form the same pattern as all other sectors of that size. For example, all 128 KB sectors have the byte address pattern x000000h–x1FFFFh.



| Table 7.1 | 0 5291 | WS128R Se | ctor and | i wemory Ad | adress ivia | ap (Uniform B | 00t) |
|-----------|--------|-----------|----------|-------------|-------------|---------------|------|
| <b>D</b>  |        |           |          |             |             |               |      |

COOMICACOD Contains and Manager Address Man (Uniform

| Bank<br>Size<br>(Mbit) | Sector<br>Count           | Sector Size<br>(Kbyte) | Bank             | Sector<br>Range | Address<br>Range (word) | Address<br>Range (byte) | Notes           |             |                |                 |     |     |     |     |   |             |   |   |                              |
|------------------------|---------------------------|------------------------|------------------|-----------------|-------------------------|-------------------------|-----------------|-------------|----------------|-----------------|-----|-----|-----|-----|---|-------------|---|---|------------------------------|
|                        | 0 SA000–SA007 000000h–07F | 000000h-07FFFh         | 000000h-0FFFFh   |                 |                         |                         |                 |             |                |                 |     |     |     |     |   |             |   |   |                              |
|                        |                           |                        |                  |                 |                         |                         | 1               | SA008-SA015 | 080000h-0FFFFh | 100000h-1FFFFFh |     |     |     |     |   |             |   |   |                              |
|                        |                           |                        | 2                | SA016-SA023     | :                       | :                       |                 |             |                |                 |     |     |     |     |   |             |   |   |                              |
|                        |                           |                        | 3                | SA024-SA031     | :                       | :                       |                 |             |                |                 |     |     |     |     |   |             |   |   |                              |
|                        |                           |                        | 4                | SA032-SA039     | :                       | :                       |                 |             |                |                 |     |     |     |     |   |             |   |   |                              |
|                        |                           |                        | 5                | SA040-SA047     | :                       | :                       |                 |             |                |                 |     |     |     |     |   |             |   |   |                              |
|                        |                           |                        | 6                | SA048-SA055     | :                       | :                       | Coator Starting |             |                |                 |     |     |     |     |   |             |   |   |                              |
| 16                     | 128                       | 128                    | 120              | 120             | 120                     | 129                     | 120             | 129         | 129            | 120             | 120 | 129 | 129 | 129 | 7 | SA056-SA063 | : | : | Sector Starting<br>Address – |
| 10                     | 120                       |                        | 8                | SA064-SA071     | 400000h-47FFFFh         | 800000h-8FFFFFh         | Sector Ending   |             |                |                 |     |     |     |     |   |             |   |   |                              |
|                        |                           |                        | 9                | SA072-SA079     | :                       | :                       | Address         |             |                |                 |     |     |     |     |   |             |   |   |                              |
|                        |                           |                        | 10               | SA080-SA087     | :                       | :                       | 0513            |             |                |                 |     |     |     |     |   |             |   |   |                              |
|                        |                           |                        | 11               | SA088-SA095     | :                       | : (                     | (O)             |             |                |                 |     |     |     |     |   |             |   |   |                              |
|                        |                           |                        | 12               | SA096-SA103     | :                       | : ,                     | )               |             |                |                 |     |     |     |     |   |             |   |   |                              |
|                        |                           |                        | 13 SA104–SA111 : | :               | N                       | 7                       |                 |             |                |                 |     |     |     |     |   |             |   |   |                              |
|                        |                           |                        | 14               | SA112-SA119     | 700000h-77FFFFh         | E00000h-FFFFFh          |                 |             |                |                 |     |     |     |     |   |             |   |   |                              |
|                        |                           |                        | 15               | SA120-SA127     | 780000h-7FFFFh          | F00000h-FFFFFh          |                 |             |                |                 |     |     |     |     |   |             |   |   |                              |

## 7.3 Device ID and CFI (ID-CFI)

There are two traditional methods for systems to identify the type of lash memory installed in the system. One has been traditionally been called Autoselect and is now referred to as Device Identification (ID). A command is used to enable an address space overlay where up to 16 word locations can be read to get JEDEC manufacturer identification (ID), device ID, and some configuration and protection status information from the flash memory. The system can use the manufacturer and device IDs to select the appropriate driver software to use with the flash device. The other findhod is called Common Flash Interface (CFI). It also uses a command to enable an address space overlay where an extendable table of standard information about how the flash memory is organized and behaves can be read. With this method the driver software does not have to be written with the specifics of each possible memory device in mind. Instead the driver software is written in a more general way to handle many different devices but adjusts the driver behavior based on the information in the CFI table stored in the flash memory. Traditionally these two address spaces have used separate commands and were separate preclays. However, the mapping of these two address spaces are now non-overlapping and so can be combined in to a single address space and appear together in a single overlay. Either of the traditional commands used to access enter the Autoselect (ID) or SFI overlay will cause the now combined ID-CFI address map to appear.

A write at any sector address in bank zero, having the least significant byte address value of AAh, with xx98h or xx90h data, switches the addressed sector to an overlay of the ID-CFI address map. These are called ID-CFI Enter commands and are only valid when written to the specified bank when it is in read mode. The ID-CFI address map appears within, and replaces flash array data of, the selected sector address range. The ID-CFI enter commands use the same address and data values used on previous generation memories to access the JEDEC Manufacturer ID (Autoselect) and Common Flash Interface (CFI) information, respectively. While the ID-CFI address space is overlaid, any write with xxF0h data to the device will exit the overlay and return the selected sector to showing flash memory array data. Thus, the ID-CFI address space and commands are backward compatible with standard memory discovery algorithms.

Within the ID-CFI address map there are two subsections:

Table 7.11 ID-CFI Address Map Overview

| Byte Address            | Description                                 | Size Allocated (Bytes) | Read/Write |
|-------------------------|---------------------------------------------|------------------------|------------|
| (SA) + 00000h to 0001Fh | JEDEC ID<br>(traditional Autoselect values) | 32                     | Read Only  |
| (SA) + 00020h to CEh    | CFI data structure                          | 174                    | Read Only  |

For the complete address map in Device ID and Common Flash Memory Interface Address Map on page 65.

Document Number: 002-01101 Rev. \*I Page 21 of 77



### 7.3.1 JEDEC Device ID

The Joint Electron Device Engineering Council (JEDEC) standard JEP106x defines a method for reading the manufacturer ID and device ID of a compliant memory. This information is primarily intended for programming equipment to automatically match a device with the corresponding programming algorithm.

The JEDEC ID information is structured to work with any memory data bus width (e.g. x8, x16, x32). The Query addressing is always relative to the device word (largest supported) with data always presented on the lowest order byte (D7 - D0 outputs). Because the data bus is word wide each code byte is located in the lower half of each word location and the high order byte is always zero.

## 7.3.2 Common Flash Memory Interface

The Common Flash Interface (CFI) specification defines a standardized data structure that may be read from a flash memory device, which allows vendor-specified software algorithms to be used for entire families of devices. The data structure contains information for system configuration such as various electrical and timing parameters, and special functions supported by the device. Software support can then be device-independent, JEDEC ID-independent, and forward-and-ackward-compatible for the specified flash device families.

The system can read CFI information at the addresses within the selected sector as shown in Section 12.2, Device ID and Common Flash Memory Interface Address Map on page 65.

Like the JEDEC Device ID information, CFI information is structured to work with any memory data bus width (e.g. x8, x16, x32). The Query addressing is always relative to the device word (largest supported) with data always presented on the lowest order byte (D7 - D0 outputs). Because the data bus is word wide each code byte is located in the over half of each word location and the high order byte is always zero.

For further information, please refer to the Spansion CFI Version 1.4 (or later) Specification and the Spansion CFI Publication 100 (see also JEDEC publications JEP137-A and JESD68.01). Please contact JEDEC (http://www.jedec.org) for their standards.

## 7.3.3 Secure Silicon Region

The Secure Silicon Region (SSR) provides an extra flash mentory area that can be programmed once and permanently protected from further changes. The SSR is 512 bytes in length. It consists of 256 bytes for factory data and 256 bytes for customer-secured data.

The SSR is overlaid in the sector address specified by the SSR enter command.

Table 7.12 Secure Silicon Region

| Byte Address Range    | Secure Silicon Region | Size      |
|-----------------------|-----------------------|-----------|
| (SA) + 0000h to 00FFh | Factory               | 256 Bytes |
| (SA) + 0100h to 01FFh | Customer              | 256 Bytes |

## 7.3.4 Configuration Register

The Configuration Register Enter command is only valid when written to a bank that is in Read mode. The configuration register mode address map appears within, and replaces flash array data of, the selected sector address range. The meaning of the configuration register bits is defined in *Configuration Register* on page 29. In configuration register mode a write of 00F0h to any address will return the sector to Standard Read mode.

Document Number: 002-01101 Rev. \*I Page 22 of 77



## 8. Device Operations

This section describes the read and write bus operations, program, erase, simultaneous read/write, handshaking, and reset features of the flash devices.

The address space of the Flash Memory Array is divided into banks. There are three operation modes for each bank:

- Read Mode
- Embedded Algorithm (EA) Mode
- Address Space Overlay (ASO) Mode

Each bank of the device can be in any operation mode but, only one bank can be in EA or ASO mode at any one time.

In Read Mode a Flash Memory Array bank may be read by simply selecting the memory, supplying the address, and taking read data when it is ready. This is done by asynchronous or burst accesses from the host system bus. The CU puts all banks in Read mode during Power-on, a Hardware Reset, after a Command Reset, or after a bank is returned to Read mode from EA mode.

During a burst read access valid read data is indicated by the RDY signal being High. When RDY is low burst read data is not valid and wait states must be added. The use of the RDY signal to indicate when valid data is transferred on the system data bus is called handshaking or flow control.

EA and ASO modes are initiated by writing specific address and data patterns into comhand registers (see Table 12.1 on page 63). The command registers do not occupy any memory locations; they are loaded by write bus cycles with the address and data information needed to execute a command. The contents of the registers serve as input to the Control Unit (CU) and the CU dictates the function of the device. Writing incorrect address and data values or writing them in an improper sequence may place the device in an unknown state, in which case the system must write the reset command to return all banks to Read mode.

The flash memory array data in a bank that is in EA mode, is stable but invefined, and effectively unavailable for read access from the host system. While in EA mode the bank is used by the CU in the execution of commands. Typical command operations are programming or erasing of data in the flash array. All other banks are available for read access while the one bank is in EA mode. This ability to read from one bank while another bank is used in the execution of a command is called Simultaneous Read and Write (SRW) and allows for continued operation of the system via the leading of data or code from other banks while one bank is programming or erasing data as a relatively long time frame background task. Only a status register read command can be used in a bank in EA mode to retrieve the EA status.

While any one of the overlay address spaces are overland in a bank (entered) that bank is in ASO mode and no other bank may be in EA or ASO mode. All EA activity must be completed or suspended before entering any ASO mode. A command for entering an EA or ASO mode while another bank is in EA or ASO mode will be ignored.

While an ASO mode is active (entered) in a bank, a read for flash array data to any other bank is allowed. ASO mode selects a specific sector for the overlaid address space. Other sectors in the ASO bank still provide flash array data and may be read during ASO mode.

While SSR Lock, SSR, or Configuration Register is overlaid only the SSR Lock, SSR, or Configuration Register respectively may be programmed in the overlaid sector. While any of these ASO areas are being programmed the ASO bank switches to EA mode. The ID/CFI and factory portion of the SSR ASO is not customer programmable. An attempt to program in these areas will fail.

Document Number: 002-01101 Rev. \*I Page 23 of 77



## 8.1 Device Bus Operations

The Device Bus Operations table describes the required state of each control pin for any particular bus operation. The Control Unit (CU) is set to the idle state for reading array data upon device power-up, or after a hardware reset. This ensures that no spurious alteration of the memory content occurs during the power transition.

Table 8.1 Device Bus Operations

| Operation                                                         | CE# | OE#  | WE#     | CLK       | AVD# | Addresses | Data              | RDY    | RESET#                |
|-------------------------------------------------------------------|-----|------|---------|-----------|------|-----------|-------------------|--------|-----------------------|
|                                                                   |     | Asyn | chronou | s Operat  | ions |           |                   |        |                       |
| Asynchronous Read - Addresses Latched                             | L   | Н    | Н       | х         |      | Addr In   | High-Z            | Н      | Н                     |
| Asynchronous Read AVD# Steady State                               | L   | L    | Н       | Х         | L    | Addr In   | Output<br>Valid   | Н      | Н                     |
| Asynchronous Read - Data on bus                                   | L   | L    | Н       | Х         | Н    | ×         | Output<br>Valid   | Н      | <b>C</b> <sup>H</sup> |
| Asynchronous Write (AVD# Latched Addresses)                       | L   | Н    | L       | Х         |      | Addr In   | х                 | زين    | <b>)</b> н            |
| Asynchronous Write (WE# Latched Data)                             | L   | Н    |         | Х         | Н    | ×         | Input<br>Valid    | SH.    | Н                     |
|                                                                   |     |      | Non-Op  | erations  |      |           | 7                 |        |                       |
| Standby (CE#)                                                     | Н   | Х    | Х       | Х         | Х    | Х         | High-Z            | High-Z | Н                     |
| Hardware Reset                                                    | Х   | х    | Х       | Х         | x    | 1/2       | High-Z            | High-Z | _ <del>_</del> _      |
|                                                                   |     | Sync | hronous | S Operati | ons  | . 1       |                   | I.     | l.                    |
| Latch Starting Burst Address by CLK                               | L   | Н    | Н       |           | ٦    | Addr In   | Output<br>Invalid | х      | Н                     |
| Advance Burst read to next address                                | L   | L    | Н       |           | 18   | ×         | Output<br>Valid   | Н      | Н                     |
| Terminate current Burst read cycle                                | Н   | Х    | Х       | X         | Х    | Х         | High-Z            | High-Z | Н                     |
| Terminate current Burst read cycle through RESET#                 | Х   | х    | ×       | Ø,        | х    | Х         | High-Z            | High-Z | L                     |
| Terminate current Burst read cycle and start new Burst read cycle | L   | Н    | 10      |           | L    | Addr In   | Output<br>Invalid | х      | Н                     |

#### Legend

L = Logic 0, H = Logic 1,  $X = can be either <math>V_{IL}$  or  $V_{IH}$ .

# 8.2 Asynchronous Read

To read data from the memory array, the system must first assert a valid address while driving AVD# and CE# to  $V_{IL}$ . WE# must remain at  $V_{IH}$ . CLK may toggle or remain at  $V_{IH}$ . The rising edge of AVD# will latch the address. The data appears on DQ15–DQ0 when CE# is Low, OE# is Low, AVD# is High, and the asynchronous access times are satisfied.

In order to use Asynchronous Read Mode the configuration register bit 15 must be set to 1.

Address access time ( $t_{ACC}$ ) is equal to the delay from stable addresses to valid output data. The chip enable access time ( $t_{CE}$ ) is the delay from stable CE# to valid data at the outputs. See 11.9.2, *AC Characteristics—Asynchronous Read* on page 53.

Page 25 of 77



## 8.3 Page Mode Read

The device is capable of fast page mode read. This mode provides random read access speed for locations within a page. Address bits Amax–A3 select a 8-word page, and address bits A2 – A0 select a specific word within that page. This is an asynchronous operation with the microprocessor supplying the specific word location.

The random or initial page access is  $t_{ACC}$  or  $t_{CE}$  and subsequent page read accesses (as long as the locations specified falls within that page) is equivalent to  $t_{PACC}$ . When CE# is deasserted (=V<sub>IH</sub>), the re-assertion of CE# for subsequent access has access time of  $t_{ACC}$  or  $t_{CE}$ . See Figure 11.13 on page 55.

Table 8.2 Word Select

| Word   | A2 | A1 | A0  |
|--------|----|----|-----|
| Word 0 | 0  | 0  | 0   |
| Word 1 | 0  | 0  | 1   |
| Word 2 | 0  | 1  | 0   |
| Word 3 | 0  | 1  | (0) |
| Word 4 | 1  | 0  | (2) |
| Word 5 | 1  | 0  |     |
| Word 6 | 1  | 1  | 0   |
| Word 7 | 1  | 1  | 1   |

# 8.4 Synchronous (Burst) Read Mode and Configuration Register

The device is capable of continuous sequential burst operation and linear burst operation of a preset length.

In order to use Synchronous (Burst) Read Mode the configuration resister bit 15 must be set to 0.

Prior to entering burst mode, the system should determine how many wait states are needed for the initial word of each burst access (see table below), what mode of burst operation is desired, how the RDY signal transitions with valid data, and output drive strength. The system would then write the configuration register comband sequence. See *Configuration Register* on page 29 for further details.

When the appropriate number of initial Wait States have occurred, data is output after the **rising edge** of the CLK. Subsequent words are output t<sub>BACC</sub> after the rising edge of each successive clock cycle, which automatically increments the internal address counter. RDY indicates the initial latency and any subsequent wait states. The device has 3 burst options: Continuous Burst, 16-Word Burst with Wrap Around, and 8-Word Burst with Wrap Around. If the device is operated in Continuous Burst mode or 16-word Burst mode.

The device has 3 burst options: Continuous Burst, 16-Word Burst with Wrap Around, and 8-Word Burst with Wrap Around. If the device is operated in Continuous Burst mode or 16-word Burst mode, 0 to 7 wait states may be inserted at 8 word boundary crossings. Wait states are inserted between the last word below the boundary and the first word above the boundary. The number of wait states inserted are based on the initial address and the initial number of wait states. See the Address Latency tables for the number of wait states inserted.

The device also has a fixed internal address boundary that occurs every 128 words (256 Bytes). When a 128 word boundary is crossed, 0 to 2 additional wait states are inserted. The 128-word boundary can only be crossed when the device is operated in continuous burst mode. See Table 8.1 on page 24 for the number of wait states inserted at the 128-word boundary.

The following table shows the number of initial wait states needed at different burst frequencies.



Table 8.3 Initial Wait States vs. Frequency

| Frequency                     | Wait State Requirement |
|-------------------------------|------------------------|
| Frequency ≤ 27 MHz            | 3                      |
| 27 MHz < Frequency ≤ 40 MHz   | 4                      |
| 40 MHz < Frequency ≤ 54 MHz   | 5                      |
| 54 MHz < Frequency ≤ 66 MHz   | 6                      |
| 66 MHz < Frequency ≤ 79 MHz   | 7                      |
| 79 MHz < Frequency ≤ 95 MHz   | 8                      |
| 95 MHz < Frequency ≤ 104 MHz  | 9                      |
| 104 MHz < Frequency ≤ 120 MHz | 10                     |

The following tables show the address related latency (note that ws = wait state).

Table 8.4 Address Latency for 8 to 13 Wait States

| Word | Initial Wait |    | Wait 9 | States Inserte | ed at 8 Word | (16 byte) Bou | undaries Afte | r Initial Vait | States |    |
|------|--------------|----|--------|----------------|--------------|---------------|---------------|----------------|--------|----|
| 0    |              | D0 | D1     | D2             | D3           | D4            | D5            | <b>D</b> 6     | D7     | D8 |
| 1    | 1            | D1 | D2     | D3             | D4           | D5            | D6O           | D7             | 1 ws   | D8 |
| 2    | 1            | D2 | D3     | D4             | D5           | D6            | 697           | 2              | ws     | D8 |
| 3    | 8 to 13 wait | D3 | D4     | D5             | D6           | D7            | (             | 3 ws           |        | D8 |
| 4    | states       | D4 | D5     | D6             | D7           | KC            | 4 '           | ws             |        | D8 |
| 5    | 1            | D5 | D6     | D7             |              | Χ,            | 5 ws          |                |        | D8 |
| 6    | 1            | D6 | D7     |                | •            | 6             | ws            |                |        | D8 |
| 7    |              | D7 |        | 7 ws           |              |               |               |                |        |    |

Table 8.5 Address Latency for 7 Wait States

| Word | Initial Wait |             | Wait S      | States Inserte | d at 8 Word | (16 byte) Bo | undaries Afte | r Initial Wait | States |    |
|------|--------------|-------------|-------------|----------------|-------------|--------------|---------------|----------------|--------|----|
| 0    |              | D0          | D1          | 02             | D3          | D4           | D5            | D6             | D7     | D8 |
| 1    |              | D1          | D2          | <b>D</b> 3     | D4          | D5           | D6            | D7             | 0 ws   | D8 |
| 2    |              | D2          | D3          | <b>O</b> D4    | D5          | D6           | D7            | 1              | ws     | D8 |
| 3    | 7 wait       | D3          | D4          | D5             | D6          | D7           | 2 ws          |                |        | D8 |
| 4    | states       | D4          | <b>O</b> pe | D6             | D7          |              | 3 1           | ws             |        | D8 |
| 5    |              | D5 <b>C</b> | D6          | D7             |             |              | 4 ws          |                |        | D8 |
| 6    |              | D6          | D7          |                |             | 5            | ws            |                |        | D8 |
| 7    |              | D7          |             | 6 ws           |             |              |               |                |        |    |

Table 8.6 Address Latency for 6 Wait States

| Word | Initial Wait |    | Wait 9 | States Inserte | ed at 8 Word | (16 byte) Bo | undaries Afte | r Initial Wait | States |    |
|------|--------------|----|--------|----------------|--------------|--------------|---------------|----------------|--------|----|
| 0    |              | D0 | D1     | D2             | D3           | D4           | D5            | D6             | D7     | D8 |
| 1    |              | D1 | D2     | D3             | D4           | D5           | D6            | D7             | 0 ws   | D8 |
| 2    |              | D2 | D3     | D4             | D5           | D6           | D7            | 0              | ws     | D8 |
| 3    | 6 wait       | D3 | D4     | D5             | D6           | D7           |               | 1 ws           |        |    |
| 4    | states       | D4 | D5     | D6             | D7           |              | 2 \           | ws             |        | D8 |
| 5    |              | D5 | D6     | D7             |              |              | 3 ws          |                |        | D8 |
| 6    | 1            | D6 | D7     |                | 4 ws         |              |               |                |        | D8 |
| 7    | 1            | D7 |        | •              |              | 5 ws         |               |                |        | D8 |

Document Number: 002-01101 Rev. \*I



Table 8.7 Address Latency for 5 Wait States

| Word | Initial Wait |    | Wait 9 | States Inserte | d at 8 Word | (16 byte) Bou | undaries Afte | r Initial Wait | States |    |
|------|--------------|----|--------|----------------|-------------|---------------|---------------|----------------|--------|----|
| 0    |              | D0 | D1     | D2             | D3          | D4            | D5            | D6             | D7     | D8 |
| 1    |              | D1 | D2     | D3             | D4          | D5            | D6            | D7             | 0 ws   | D8 |
| 2    |              | D2 | D3     | D4             | D5          | D6            | D7            | 0              | ws     | D8 |
| 3    | 5 wait       | D3 | D4     | D5             | D6          | D7            | 0 ws          |                |        | D8 |
| 4    | states       | D4 | D5     | D6             | D7          |               | 1 \           | ws             |        | D8 |
| 5    |              | D5 | D6     | D7             |             |               | 2 ws          |                |        | D8 |
| 6    | 1            | D6 | D7     |                | 3 ws        |               |               |                |        |    |
| 7    |              | D7 |        | 4 ws           |             |               |               |                |        | D8 |

Table 8.8 Address Latency for 4 Wait States

| Word | Initial Wait |    | Wait 9 | States Inserte | d at 8 Word | (16 byte) Bou | ındaries Afte | er Initial Walt | Sates |    |
|------|--------------|----|--------|----------------|-------------|---------------|---------------|-----------------|-------|----|
| 0    |              | D0 | D1     | D2             | D3          | D4            | D5            | 790             | D7    | D8 |
| 1    |              | D1 | D2     | D3             | D4          | D5            | D6            | , 0             | 0 ws  | D8 |
| 2    |              | D2 | D3     | D4             | D5          | D6            | D7            | 0               | ws    | D8 |
| 3    | 4 wait       | D3 | D4     | D5             | D6          | D7            | _\0           | 0 ws            |       | D8 |
| 4    | states       | D4 | D5     | D6             | D7          |               | 0             | ws              |       | D8 |
| 5    |              | D5 | D6     | D7             |             |               | 1 ws          |                 |       | D8 |
| 6    |              | D6 | D7     |                |             | 1 1/7         | ws            |                 |       | D8 |
| 7    |              | D7 |        |                |             | 3 VIS         |               |                 |       | D8 |

Table 8.9 Address Latency for 3 Wait States

| Word | Initial Wait |    | Wait 9 | States Inserte | dat 8 Word | (16 byte) Boı | undaries Afte | r Initial Wait | States |    |  |
|------|--------------|----|--------|----------------|------------|---------------|---------------|----------------|--------|----|--|
| 0    |              | D0 | D1     | D2             | D3         | D4            | D5            | D6             | D7     | D8 |  |
| 1    | 1 [          | D1 | D2     | Pŝ             | D4         | D5            | D6            | D7             | 0 ws   | D8 |  |
| 2    |              | D2 | D3     | <b>€</b>       | D5         | D6            | D7            | 0              | WS     | D8 |  |
| 3    | 3 wait       | D3 | D4     | D5             | D6         | D7            | 0 ws          |                |        | D8 |  |
| 4    | states       | D4 | D5     | D6             | D7         |               | 0 '           | ws             |        | D8 |  |
| 5    |              | D5 | 16     | D7             |            |               | 0 ws          |                |        | D8 |  |
| 6    | D6 🗨         | D6 | D7     |                |            | 1             | ws            |                |        | D8 |  |
| 7    | 1 -          | D7 | •      | •              | 2 ws       |               |               |                |        |    |  |

Table 8.10 256 Byte Boundary Crossing Latency - Additional Wait States

| Initial Wait States | Boundary Crossing Latency |  |  |  |
|---------------------|---------------------------|--|--|--|
| 3                   |                           |  |  |  |
| 4                   |                           |  |  |  |
| 5                   | 0.00                      |  |  |  |
| 6                   | 0 ws                      |  |  |  |
| 7                   |                           |  |  |  |
| 8                   |                           |  |  |  |
| 9                   | 1 ws                      |  |  |  |
| 10 to 13            | 2 ws                      |  |  |  |

Document Number: 002-01101 Rev. \*I



### 8.4.1 Continuous Burst

The device continues to output sequential burst data from the memory array, wrapping around to address 0000000h after it reaches the highest addressable memory location, until the system drives CE# high, RESET# low, or AVD# low in conjunction with a new address. See Table 8.1, *Device Bus Operations* on page 24.

If the host system crosses a bank boundary while reading in burst mode, and the subsequent bank is not programming or erasing, an address boundary crossing latency is required. If the host system crosses the bank boundary while the subsequent bank is programming or erasing, continuous burst halts (RDY will be disabled and data will continue to be driven).

## 8.4.2 8-, 16-Word Linear Burst with Wrap Around

Table 8.11 Burst Address Groups

| Mode    | Group Size | Group Byte Address Ranges |
|---------|------------|---------------------------|
| 8-word  | 16 bytes   | 0-Fh, 10-1Fh, 20-2Fh,     |
| 16-word | 32 bytes   | 0-1Fh, 20-3Fh, 30-4Fk     |

The remaining two modes are fixed length linear burst with wrap around, in which a fixed number of words are read from consecutive addresses. In each of these modes, the burst addresses read are determined by the group within which the starting address falls. The groups are sized according to the number of words read in a single burst sequence for a given mode (see Table 8.11).

As an example: if the starting address in the 8-word mode is system byte address 3Ch, the address range to be read would be byte address 30-3Fh, and the burst sequence would be 3C-3E-30-32-34-36.88.3Ah. The burst sequence begins with the starting address written to the device, wraps back to the first address in the selected group, and outputs a maximum of 8 words. No additional wait states will be required within the 8-word burst. The 8th word will continue to be driven until the burst operation is aborted (CE# goes to V<sub>IH</sub>, a new address is latched in for a new burst operation, of a hardware reset). In a similar fashion, the 16-word Linear Wrap modes begin their burst sequence on the starting address written to the device, and then wrap back to the first address in the selected address group. Additional wait states could be added the first time the device crosses from one to the other group of 8 words in a 16-word burst. The number will depend on the starting address and the wait state set within the configuration register. See Table 8.4 on page 26 to Table 8.9 on page 27. Note that in these two burst read modes the address pointer does not cross the boundary that occurs every 128 words; thus, no address boundary crossing wait states are inserted for linear burst with wrap.





Figure 8.1 Synchronous Read

Configuration register (CR) sets various operatoral parameters associated with burst mode. Upon power-up or hardware reset, the device defaults to the idle state, and the configuration register settings are in their default state. The host system should determine the proper settings for the configuration egister, and then execute the Set Configuration Register command sequence, before attempting burst operations. The Configuration Register can also be read using a command sequence (see Table 12.1 on page 63). The table below describes the register settings and indicates the default state of each bit after power-on or a hardware reset. The



Table 8.12 Configuration Register

| CR Blt         | Function                         | Settings (Binary)                                                                                                                                                                        |
|----------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CR.15          | Device Read Mode                 | 0 = Synchronous Read Mode                                                                                                                                                                |
| CR.15          | Device Read Mode                 | 1 = Asynchronous Read Mode (Default)                                                                                                                                                     |
|                |                                  | 0000 = Reserved                                                                                                                                                                          |
|                |                                  | 0001 = 3rd                                                                                                                                                                               |
|                |                                  | 0010 = 4th                                                                                                                                                                               |
|                |                                  | 0011 = 5th rising CLK edge after addresses are latched                                                                                                                                   |
| CR.14          |                                  | Initial data is valid on the addresses are latched                                                                                                                                       |
| CR.13<br>CR.12 | Programmable<br>Read Wait States | 13th                                                                                                                                                                                     |
| CR.11          |                                  | 1011 = (Default)                                                                                                                                                                         |
|                |                                  | 1100 = Reserved                                                                                                                                                                          |
|                |                                  | 1101 = Reserved                                                                                                                                                                          |
|                |                                  | 1110 = Reserved                                                                                                                                                                          |
|                |                                  | 1111 = Reserved                                                                                                                                                                          |
| CR.10          | RDY Polarity                     | 0 = RDY signal is active low                                                                                                                                                             |
| GIV. 10        | NDT Tolanty                      | 1 = RDY signal is active high (Default)                                                                                                                                                  |
| CR.9           | Reserved                         | 1100 = Reserved 1101 = Reserved 1110 = Reserved 1110 = Reserved 1111 = Reserved 0 = RDY signal is active low 1 = RDY signal is active high (Default) 0 = Reserved 1 = Reserved (Default) |
| 014.5          | Reserved                         | 1 = Reserved (Default)                                                                                                                                                                   |
| CR.8           | RDY Timing                       | 0 = RDY active one clock cycle before data                                                                                                                                               |
| 011.0          | TO Triming                       | 1 = RDY active with data (Default)                                                                                                                                                       |
| CR.7           | Output Drive Strength            | 0 = Full Drive= Current Driver Strength (Default)                                                                                                                                        |
|                |                                  | 1 = Half Drive                                                                                                                                                                           |
| CR.6           | Reserved                         | 0 = Reserved                                                                                                                                                                             |
|                |                                  | 1 = Reserved (Orfault)                                                                                                                                                                   |
| CR.5           | Reserved                         | 0 = Reserved (Default)                                                                                                                                                                   |
|                |                                  | 1 = Aleserved                                                                                                                                                                            |
| CR.4           | Reserved                         | 0 Reserved (Default)                                                                                                                                                                     |
|                |                                  | Reserved                                                                                                                                                                                 |
| CR.3           | Reserved                         | 0 = Reserved                                                                                                                                                                             |
|                |                                  | 1 = Reserved (Default)                                                                                                                                                                   |
| CR.2           | 70,                              | 000 = Continuous (Default)                                                                                                                                                               |
| CR.1           | Burst Length                     | 010 = 8-Word (16-Byte) Linear Burst with wrap around                                                                                                                                     |
| CR.0           |                                  | 011 = 16-Word (32-Byte) Linear Burst with wrap around                                                                                                                                    |
|                |                                  | (All other bit settings are reserved)                                                                                                                                                    |

## 8.4.3.1 Device Read Mode

Configuration Register bit 15 (CR.15) controls whether read accesses via the bus interface are in asynchronous or burst mode. Asynchronous mode is the default after power-on or hardware reset. Write accesses are always conducted with asynchronous mode timing, independent of the read mode.

### 8.4.3.2 Wait States

Configuration Register bits 14 to 11 (CR.[14..11]) define the number of CLK cycles after the AVD# Low cycle that captures the initial address until the device presents valid data on the data bus. The bits from 14 to 11 are in most to least significant order.

When the corresponding number of Wait States have occurred, data is presented on the data bus after the rising edge of the CLK. Subsequent words are output  $t_{BACC}$  after the rising edge of each successive clock cycle, which automatically increments the internal address counter. Prior to setting the device into synchronous read mode, the system should set CR[14..11] according to the CLK frequency. Appropriate settings are indicated in Table 8.3 on page 26



### 8.4.3.3 RDY Polarity

Configuration Register bit 10 (CR.10) controls whether the RDY signal indicates valid data when High or when Low. When this bit is zero the RDY signal indicates data is valid when the signal is Low. When this bit is one the RDY signal indicates data is valid when the signal is High. The default for this bit is set to one after power-on or a hardware reset.

### 8.4.3.4 RDY Timing

Configuration Register bit 8 (CR.8) controls whether the RDY signal indicates valid data on the same cycle that data is valid or one cycle before data is valid. When this bit is zero, the RDY signal indicates data is valid in the same cycle the data is valid. When this bit is one the RDY signal indicates data is valid one cycle before data is valid. The default for this bit is set to one after power-on or a hardware reset.

## 8.4.3.5 Output Drive Strength

Configuration Register bit 7 (CR.7) controls whether the data outputs drive with full or half strength. When this bit is zero the data outputs drive with half strength. The detailt for this bit is cleared to zero after power-on or a hardware reset.

## 8.4.3.6 Burst Length

Configuration Register bits 2 to 0 (CR.[2..0]) define the length of burst read and write ccesses. The bits from 2 to 0 are in most to least significant order. See Table 8.13 for code meaning & default value.

## 8.5 Status Register

The status of program and erase operations is provided by a single 16 bit status register. The status register read command is written followed by a read of the status register for each access of the status register information. The status register can be read in synchronous or asynchronous bus access mode. If read in synchronous (burst) mode for more than access cycle the same status results will appear in each of the read cycles of the burst access until the burst is terminated.

Table 8.13 Status Register Reset State

| Bit 7                                  | Bit 6                       | Bit 5               | Bit 4          | Bit 3      | Bit 2                            | Bit 1                     | Bit 0           |
|----------------------------------------|-----------------------------|---------------------|----------------|------------|----------------------------------|---------------------------|-----------------|
| Device Ready<br>Bit.<br>Overall status | Erase Suspend<br>Status Bit | Erase Status<br>Bit | Program Status | RFU        | Program<br>Suspend<br>Status Bit | Sector Lock<br>Status Bit | Bank Status Bit |
| DRB                                    | ESSB                        | ESB 🕡               | PSB            | RFU        | PSSB                             | SLSB                      | BSB             |
| 1 at Reset                             | 0 at Reset                  | 0 at Reset          | 0 at Reset     | 0 at Reset | 0 at Reset                       | 0 at Reset                | 0 at Reset      |

- 1. Status bits 15 to 8 always return the corrent progress code
- 2. Bit 7 reflects the device status.
- 3. If the device is busy, Bit 0 is used to check whether the addressed bank is busy or some other bank is busy.
- 4. All the other bits reflect the status of the device.



Table 8.14 Status Register - Bit 7

| Bit 7                                  | Bit 6                       | Bit 5               | Bit 4                 | Bit 3   | Bit 2                            | Bit 1                     | Bit 0           |
|----------------------------------------|-----------------------------|---------------------|-----------------------|---------|----------------------------------|---------------------------|-----------------|
| Device Ready<br>Bit.<br>Overall status | Erase Suspend<br>Status Bit | Erase Status<br>Bit | Program Status<br>Bit | RFU     | Program<br>Suspend<br>Status Bit | Sector Lock<br>Status Bit | Bank Status Bit |
| DRB                                    | ESSB                        | ESB                 | PSB                   | RFU     | PSSB                             | SLSB                      | BSB             |
| 0 Device busy programming or erasing   | Invalid                     | Invalid             | Invalid               | Invalid | Invalid                          | Invalid                   | VALID           |
| 1<br>Device ready                      | VALID                       | VALID               | VALID                 | VALID   | VALID                            | VALID                     | VALID           |

#### Notes

- 1. Bit 7 is set when there is no erase or program operation in progress in the device.
- 2. Bits 1 through 6 are valid if and only if Bit 7 is set.

Table 8.15 Status Register - Bit 6

| Bit 7                                                                                                                                                                                                                                         | Bit 6                          | Bit 5               | Bit 4                 | Bit 3  | Bit 2                            | Bit 1      | Bit 0           |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|---------------------|-----------------------|--------|----------------------------------|------------|-----------------|--|
| Device Ready<br>Bit.<br>Overall status                                                                                                                                                                                                        | Erase Suspend<br>Status Bit    | Erase Status<br>Bit | Program Status<br>Bit | RFU    | Program<br>Suspend<br>Status Bit | Status Bit | Bank Status Bit |  |
| DRB                                                                                                                                                                                                                                           | ESSB                           | ESB                 | PSB                   | RFU    | PSSB                             | SLSB       | BSB             |  |
| 1 Bits 6:1 only valid when Bit 7 = 1                                                                                                                                                                                                          | 0<br>No Erase in<br>Suspension | Х                   | Х                     | ×      | 10,                              | Х          | х               |  |
| 1 Bit 6:1 only valid when Bit 7 = 1                                                                                                                                                                                                           | 1<br>Erase in<br>Suspension    | Х                   | Х                     | Selygo | Х                                | Х          | Х               |  |
| Notes  1. Upon issuing the "Erase Suspend" Command, the user must continue to read status until DRB becomes 1 before accessing another sector within the same bank  2. Cleared by "Erase Resume" Command.  Table 8.16 Status Register - Bit 5 |                                |                     |                       |        |                                  |            |                 |  |
| Bit 7                                                                                                                                                                                                                                         | Bit 6                          | Bjt-6               | Bit 4                 | Bit 3  | Bit 2                            | Bit 1      | Bit 0           |  |

| Bit 7                                  | Bit 6                       | Bit-5                    | Bit 4                 | Bit 3 | Bit 2                            | Bit 1                     | Bit 0           |
|----------------------------------------|-----------------------------|--------------------------|-----------------------|-------|----------------------------------|---------------------------|-----------------|
| Device Ready<br>Bit.<br>Overall status | Erase Suspend<br>Status Bit | Erase Status<br>Bit      | Program Status<br>Bit | RFU   | Program<br>Suspend<br>Status Bit | Sector Lock<br>Status Bit | Bank Status Bit |
| DRB                                    | ESSB                        | ESB                      | PSB                   | RFU   | PSSB                             | SLSB                      | BSB             |
| 1 Bits 6:1 only valid when Bit 7 = 1   | X                           | 0<br>Erase<br>successful | Х                     | Х     | Х                                | X                         | Х               |
| 1 Bit 6:1 only valid when Bit 7 = 1    | Х                           | 1<br>Erase error         | Х                     | Х     | Х                                | Х                         | Х               |

- 1. ESB bit reflects "success" or "failure" of the most recent erase operation.
- 2. Cleared by "Clear Status Register" Command as well as by hardware reset.



Table 8.17 Status Register - Bit 4

| Bit 7                                  | Bit 6                       | Bit 5               | Bit 4                      | Bit 3 | Bit 2                            | Bit 1                     | Bit 0           |
|----------------------------------------|-----------------------------|---------------------|----------------------------|-------|----------------------------------|---------------------------|-----------------|
| Device Ready<br>Bit.<br>Overall status | Erase Suspend<br>Status Bit | Erase Status<br>Bit | Program Status<br>Bit      | RFU   | Program<br>Suspend<br>Status Bit | Sector Lock<br>Status Bit | Bank Status Bit |
| DRB                                    | ESSB                        | ESB                 | PSB                        | RFU   | PSSB                             | SLSB                      | BSB             |
| 1 Bits 6:1 only valid when Bit 7 = 1   | Х                           | Х                   | 0<br>Program<br>successful | Х     | Х                                | Х                         | Х               |
| 1 Bit 6:1 only valid when Bit 7 = 1    | Х                           | Х                   | 1<br>Program fail          | х     | х                                | х                         | x               |

#### Notes

- 1. PSB bit reflects "success" or "failure" of the most recent program operation.
- 2. Cleared by "Clear Status Register" Command as well as by hardware reset.

Table 8.18 Status Register - Bit 3

| Bit 7                                  | Bit 6                       | Bit 5               | Bit 4                 | Bit 3 | Bit 2                            | Bit 1                     | Bit 0           |
|----------------------------------------|-----------------------------|---------------------|-----------------------|-------|----------------------------------|---------------------------|-----------------|
| Device Ready<br>Bit.<br>Overall status | Erase Suspend<br>Status Bit | Erase Status<br>Bit | Program Status<br>Bit | RFU   | Program<br>Suspend<br>Status Bit | Sector Lock<br>Status Bit | Bank Status Bit |
| DRB                                    | ESSB                        | ESB                 | PSB                   | RFU   | C PSSB                           | SLSB                      | BSB             |
| 1 Bits 6:1 only valid when Bit 7 = 1   | Х                           | Х                   | Х                     | × e   | ×                                | Х                         | Х               |

### Notes

| Notes  1. This Register is reserved for future use.  2. Cleared by "Clear Status Register" Command as well as by hardvag reset.  Table 8.19 Status Register - Bit 2 |                             |              |                       |       |                                  |                           |                 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--------------|-----------------------|-------|----------------------------------|---------------------------|-----------------|
| Bit 7                                                                                                                                                               | Bit 6                       | Bit 5        | Bit 4                 | Bit 3 | Bit 2                            | Bit 1                     | Bit 0           |
| Device Ready<br>Bit.<br>Overall status                                                                                                                              | Erase Suspend<br>Status Bit | Erase Status | Program Status<br>Bit | RFU   | Program<br>Suspend<br>Status Bit | Sector Lock<br>Status Bit | Bank Status Bit |
| DRB                                                                                                                                                                 | ESSB                        | ESB          | PSB                   | RFU   | PSSB                             | SLSB                      | BSB             |
| 1 Bits 6:1 only valid when Bit 7 = 1                                                                                                                                | Х                           | Х            | Х                     | Х     | 0<br>No Program in<br>suspension | Х                         | Х               |
| 1 Bit 6:1 only valid when Bit 7 = 1                                                                                                                                 | Х                           | Х            | Х                     | Х     | 1<br>Program in<br>suspension    | Х                         | Х               |

- 1. Upon issuing the "Program Suspend" Command, the user must continue to read status until DRB becomes 1 before accessing another sector within the same bank.
- 2. Cleared by "Program Resume" Command.



Table 8.20 Status Register - Bit 1

| Bit 7                                  | Bit 6                       | Bit 5               | Bit 4                 | Bit 3 | Bit 2                            | Bit 1                                         | Bit 0           |
|----------------------------------------|-----------------------------|---------------------|-----------------------|-------|----------------------------------|-----------------------------------------------|-----------------|
| Device Ready<br>Bit.<br>Overall status | Erase Suspend<br>Status Bit | Erase Status<br>Bit | Program Status<br>Bit | RFU   | Program<br>Suspend<br>Status Bit | Sector Lock<br>Status Bit                     | Bank Status Bit |
| DRB                                    | ESSB                        | ESB                 | PSB                   | RFU   | PSSB                             | SLSB                                          | BSB             |
| 1 Bits 6:1 only valid when Bit 7 = 1   | Х                           | X                   | Х                     | X     | X                                | 0<br>Sector not<br>locked during<br>operation | Х               |
| 1 Bit 6:1 only valid when Bit 7 = 1    | Х                           | Х                   | Х                     | Х     | Х                                | 1<br>Sector locked<br>error                   | ×               |

- Notes

  1. SLSB indicates that a program or erase operation failed to program or erase because the sector was locked or the operation was attempted on the protected Secure Silicon Region.

  2. SLSB reflects the status of the most recent program or erase operation.

  3. SLSB is cleared by "Clear Status Register" or by hardware reset.

  Table 8.21 Status Register Bit 0

| Bit 7                                         | Bit 6                       | Bit 5               | Bit 4                 | Bit 3  | Bit 2                            | Bit 1                     | Bit 0                                                |
|-----------------------------------------------|-----------------------------|---------------------|-----------------------|--------|----------------------------------|---------------------------|------------------------------------------------------|
| Device Ready<br>Bit.<br>Overall status        | Erase Suspend<br>Status Bit | Erase Status<br>Bit | Program Status<br>Bit | RFU    | Program<br>Suspend<br>Status Bit | Sector Lock<br>Status Bit | Bank Status Bit                                      |
| DRB                                           | ESSB                        | ESB                 | PSB                   | RFU    | PSSB                             | SLSB                      | BSB                                                  |
| 0<br>Bits 6:1 only<br>valid when Bit<br>7 = 1 | Х                           | X                   | ×                     | Celade | X                                | X                         | 0<br>Program or<br>Erase op. in<br>addressed<br>Bank |
| 0 Bits 6:1 only valid when Bit 7 = 1          | Х                           | Х                   | CORN                  | Х      | Х                                | Х                         | 1<br>Program or<br>Erase op. in<br>other Bank        |
| 1 Bit 6:1 only valid when Bit 7 = 1           | Х                           | ×, C                | × ×                   | Х      | X                                | X                         | 0<br>No active<br>Program or<br>Erase op.            |
| 1 Bit 6:1 only valid when Bit 7 = 1           | Х                           | <b>1</b> ×          | X                     | Х      | Х                                | Х                         | 1<br>invalid                                         |

### Notes

BSB is used to check if a program or erase operation in progress in the current bank.

#### 8.6 **Blank Check**

The Blank Check command will confirm if the selected sector is erased.

The Blank Check command does not allow for reads to the array during the Blank Check. Reads to the array while this command is executing will return unknown data.

- Blank Check is only functional in Asynchronous Read mode (Configuration Register CR[15] = 1).
- To initiate a Blank Check on Sector X, write 33h to address AAAh in Sector X. while the device is in the Idle state (not during program suspend, not during erase suspend,...).

Document Number: 002-01101 Rev. \*I



- The Blank Check command may not be written while the device is actively programming or erasing. Blank Check does not support simultaneous operations.
- Use the Status Register read to confirm if the device is still busy and when compete if the sector is blank or not.
- Bit 5 of the Status Register will be cleared to zero if the sector is erased and set to one if not erased.
- Bit 7 & Bit 0 of the Status Register will show if the device is performing a Blank Check (similar to an erase operation).
- As soon as any bit is found to not be erased, the device will halt the operation and report the results.
- Once the Blank Check is completed, the device will to return to the Idle State.

## 8.7 Simultaneous Read/Write

The simultaneous read/write feature allows the host system to read data from one bank of memory while programming or erasing another bank of memory. An erase operation may also be suspended to read from or program another location within the same bank (note: programming to the sector being erased is not allowed). Figure 11.19, Back-to-Back Read/wite Cycle Timings on page 61 shows how read and write cycles may be initiated for simultaneous operation with zero latency. Figure 10.10 to the DC Characteristics on page 48 table for read-while-program and read-while-erase current specification.

## 8.8 Writing Commands/Command Sequences

The device accepts Asynchronous write bus operations. During an asynchronous write bus operation, the system must drive CE# and WE# to  $V_{IL}$  and OE# to  $V_{IH}$  when providing an address and data. When stehing an address, AVD# must be driven to  $V_{IL}$ . Addresses are latched on the rising edge of AVD#, while data is latched on the rising edge of WE#. See the Table 8.1, *Device Bus Operations* on page 24 for the signal combinations that define each phase of a write bus operation to the device. Each write is a command or part of a command sequence to the device. The address provided in each write operation may be a bit pattern used to help identify the write as a command to the device. The upper portion of the address may also select the bank or sector the command operation is to be performed. A *Bank Address* (BA) is the set of address bits required to uniquely select a bank. Similarly, a *Sector Address* (SA) is the address bits required to uniquely select a sector. The data in each write identifies the command operation to be performed or supplies information needed to perform the operation. See Table 12.1, *Command Definitions* on page 63 for a listing of the commands accepted by the device.  $I_{CC2}$  in *DC Characteristics* on page 48 represents the active current specification for a write (Embedded Algorithm) operation.

# 8.9 Program/Erase Operations

For all program and/or erase operations including writing command sequences, the system must drive AVD# and CE# to  $V_{IL}$ , and OE# to  $V_{IH}$  when providing an address to the device, and drive WE# and CE# to  $V_{IL}$ , and OE# to  $V_{IH}$  when writing commands or programming data.

Addresses are latched on the rising edge of AVD# during asynchronous writes. Data is latched on the rising edge of WE# during asynchronous writes.

Note the following:

- When the Embedded Program algorithm is complete, the device returns to the calling routing (Erase Suspend, SSR Lock, Secure Silicon Region, or Idle State).
- The system can determine the status of the program operation by reading the Status Register. Refer to Status Register on page 31 for information on these status bits.
- A 0 cannot be programmed back to a 1. A succeeding read shows that the data is still 0. Only erase operations can convert a 0 to a 1.

| old data | 0011 |
|----------|------|
| new data | 0101 |
| results  | 0001 |

Any commands written to the device during the Embedded Program Algorithm are ignored except the Reads from the non-Programming Bank, Program Suspend, and Status Read command. Any commands written to the device during the Embedded Erase Algorithm are ignored except Reads from the non-Erasing Bank, Erase Suspend and Status Read command.

Document Number: 002-01101 Rev. \*I Page 35 of 77



A hardware reset immediately terminates the program/erase operation and the program command sequence should be reinitiated once the device has returned to the idle state, to ensure data integrity.

## 8.9.1 Write Buffer Programming

Write Buffer Programming allows the system to write 1 to 32 words in one programming operation. The Write Buffer Programming command sequence is initiated by first writing the Write Buffer Load command written at the Sector Address + AAAh in which programming occurs. Next, the system writes the number of *word locations minus 1* at the Sector Address + 555h. This tells the device how many write buffer addresses are loaded with data and therefore when to expect the *Program Buffer to Flash* command. The Sector Address must match during the Write Buffer Load command and during the Write Word Count command and the Sector must be unlocked or the operation will abort and return to the initiating state.

The write buffer is used to program data within a 64 byte page aligned on a 64 byte boundary. Thus, a full page Write Buffer programming operation must be aligned on a page boundary. Programming operations of less than a full page may start on any word boundary but may not cross a page boundary.

The system then writes the starting address/data combination. This starting address is the first address/data pair to be programmed, and selects the *write-buffer-page* address. The Sector address must match the Write Buffer Load Sector Address or the operation will abort and return to the initiating state. All subsequent address/data pairs must be in sequential order. All write buffer addresses must be within the same page. If the system attempts to load data outside this range, the operation aborts after the Write to Buffer command is executed and the device will indicate a Program Fail in the Status Register at bit location 4 (PSB). A "Clear Status Register" must be issued to clear the PSB status bit.

The counter decrements for each data load operation.

Once the specified number of write buffer locations have been loaded, the system must then write the *Program Buffer to Flash* command at the Sector Address + AAAh. The device then *goes busy* The embedded Program algorithm automatically programs and verifies the data for the correct data pattern. The system is not required to provide any controls or timings during these operations. If the incorrect number of write buffer locations have been loaded and the *Program Buffer to Flash* command is issued, the Status Register will indicate a program fail at bit location 4 (FSB). A "Clear Status Register" must be issued to clear the PSB status bit.

The write-buffer *embedded* programming operation can be suspended using the Program Suspend command. When the Embedded Program algorithm is complete, the device then returns to Erase Suspend, SSR Lock, Secure Silicon Region, or Idle state. The system can determine the status of the program operation by reading the Status Register. Refer to *Status Register* on page 31 for information on these status bits.

The Write Buffer Programming Sequence will be Aborted under the following conditions:

- Load a value greater than the size during the Number of Locations step.
- Write an address that is outside the Page of the Starting Address during the write buffer data loading stage of the operation.
   Or, have a sector address pet matching the one used in the initial command cycle of the write buffer operation.
- The sector to be programmed is locked.
- The Program Buffer to flash command is not issued after the Write Word Count number of data words is loaded.

When any of the conditions that cause an abort of write buffer command occur the abort is immediate and will indicate a Program Fail in the Status Register at bit location 4 (PSB). The next successful program operation will clear the failure status or a "Clear Status Register" may be issued to clear the PSB status bit.

The Write Buffer Programming Sequence can be stopped and reset by the following: Hardware Reset or Power cycle.

Document Number: 002-01101 Rev. \*I



# Software Functions and Sample Code

### Table 8.22 Write Buffer Program

(LLD Functions Used = Ild\_WriteToBufferCmd, Ild\_ProgramBufferToFlashCmd)

| Cycle   | Cycle         Description         Operation         Word Address           1         Write Buffer Load Command         Write         Program Address + 555h           2         Write Word Count         Write         Program Address + AAAh |  | Data                   |                   |  |  |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|------------------------|-------------------|--|--|
| 1       |                                                                                                                                                                                                                                               |  | Program Address + 555h | 0025h             |  |  |
| 2       |                                                                                                                                                                                                                                               |  | Program Address + AAAh | Word Count (N-1)h |  |  |
|         | Number of words (N) loaded into the write buffer can be from 1 to 32 words.                                                                                                                                                                   |  |                        |                   |  |  |
| 3 to 34 | 34 Load Buffer Word N Write Program Address, Word N                                                                                                                                                                                           |  | Word N                 |                   |  |  |
| Last    | Last Write Buffer to Flash Write Sector Address + 555h                                                                                                                                                                                        |  | Sector Address + 555h  | 0029h             |  |  |

#### Notes:

- 1. Base = Base Address.
- 2. Last = Last cycle of write buffer program operation; depending on number of words written, the total number of cycles may be from 6 to 37.
- 3. For maximum efficiency, it is recommended that the write buffer be loaded with the highest number of words (N words) possible.

The following is a C source code example of using the write buffer program function. Refer to the Spansion Low Level Driver User's Guide (available on www.spansion.com) for general information on Spansion Flash memory software development guidelines.

```
/* Example: Write Buffer Programming Command
/* NOTES: Write buffer programming limited to 16 words.
/*
         All addresses to be written to the flash in
/*
         one operation must be within the same flash
/*
         page. A flash page begins at addresses
         evenly divisible by 0x20.
                                                                       are given as word addresses.*/
 UINT16 *src = source of data;
                                                                    of source data
 UINT16 *dst = destination of data;
                                                                  destination address
 UINT16 wc = words to program -1;
                                                              count (minus 1)
*( (UINT16 *)sector_address + 0x555 )
                                                             rite write buffer load command */
                                         = 0 \times 0.025
 *( (UINT16 *)sector_address + 0xAAA)
                                                            write word count (minus 1) */
                                         = WC:
                                                        I address/data pairs have been entered.
for(x = wc + 1; x>0; x--)
                                   //
                                       Loop until
 *dst = *src; /* ALL dst MUST BE SAME PAGE
                                                         /* write source data to destination */
                                                         /* increment destination pointer */
 src++;
                                                         /* increment source pointer
                                                         /* do it again
 } ;
*( (UINT16 *)sector address + 0x555)
                                                       /* write confirm command
 /* poll for completion */
                                       = 0x0070;
                                                      /* enter the Read Status Register command.*/
*((UNIT16 *)sector address
                                                              /* Read the Status Register.*/
                                                         /* Loop until bit 7 is 1.*
} while (reg & 0x80)
/* Example: Write Buffer Abort Reset
*( (UINT16 *) addr + 0x555 ) = 0x00F0;
                                                         /* write buffer abort reset
```

# 8.9.2 Program Suspend/Program Resume Commands

The Program Suspend command allows the system to interrupt an embedded programming operation or a *Write to Buffer* programming operation so that data can read from any non-suspended sector. When the Program Suspend command is written during a programming process, the device halts the programming operation within t<sub>PSL</sub> (program suspend latency) and updates the status bits. Addresses are *don't-cares* when writing the Program Suspend command.

After the programming operation has been suspended, the system can read array data from any non-suspended sector and page. The Program Suspend command may also be issued during a programming operation while an erase is suspended. In this case, data may be read from any addresses not in Erase Suspend or Program Suspend.



After the Program Resume command is written, the device reverts to programming and the status bits are updated. The system can determine the status of the program operation by reading the Status Register, just as in the standard program operation. See *Status Register* on page 31 for more information.

The system must write the Program Resume command to exit the Program Suspend mode and continue the programming operation. Further writes of the Program Resume command are ignored. Another Program Suspend command can be written after the device has resumed programming.

## **Software Functions and Sample Code**

### Table 8.23 Program Suspend

(LLD Function = Ild\_ProgramSuspendCmd)

| Cycle Operation |         | Byte Address | Word Address | Data  |  |
|-----------------|---------|--------------|--------------|-------|--|
| 1               | 1 Write |              | Bank Address | 0051h |  |

The following is a C source code example of using the program suspend function. Refer to the *Sparsion Low Level Driver User's Guide* (available on <a href="https://www.spansion.com">www.spansion.com</a>) for general information on Spansion flash memory software development guidelines.

# Table 8.24 Program Resume

(LLD Function = Ild\_ProgramResume)

| Cycle | Operation | Byte Address | Word Address | Data  |
|-------|-----------|--------------|--------------|-------|
| 1     | Write     | Bank Address | Bank Add ess | 0050h |

The following is a C source code example of using the program resume function. Refer to the *Spansion Low Level Driver User's Guide* (available on www.spansion.com) for general information of Spansion flash memory software development guidelines.

## 8.9.3 Sector Erase

The sector erase function erases one sector in the memory array. (See Table 12.1 on page 63) The device does not require the system to preprogram prior to erase. The pubedded Erase algorithm automatically programs and verifies the entire memory for an all zero data pattern prior to electrical erase. After a successful sector erase, all locations within the erased sector contain FFFFh. The system is not required to provide any controls or timings during these operations. Sector Erase requires 2 commands. Each of the Sector Addresses must match, the lower addresses must be correct, and the sector must be unlocked previously by executing the Sector Unlock command and must not be locked by the Sector Lock Range command.

When the Embedded Erase algorithm is complete, the bank returns to idle state and addresses are no longer latched. Note that while the Embedded Erase operation is in progress, the system can read data from the non-erasing banks. The system can determine the status of the erase operation by reading the Status Register. See *Status Register* on page 31 for information on these status bits.

Once the sector erase operation has begun, only reading from outside the erase bank, read of Status Register, and the Erase Suspend command are valid. All other commands are ignored. However, note that a hardware reset immediately terminates the erase operation. If that occurs, the sector erase command sequence must be reinitiated once the device has returned to idle state, to ensure data integrity.

See Program/Erase Operations on page 35 for parameters and timing diagrams.



## **Software Functions and Sample Code**

Table 8.25 Sector Erase

(LLD Function = Ild\_SectorEraseCmd)

| Cycle | Description                                                                                                  | Operation | Byte Address          | Word Address          | Data  |  |  |  |
|-------|--------------------------------------------------------------------------------------------------------------|-----------|-----------------------|-----------------------|-------|--|--|--|
| 1     | Setup Command                                                                                                | Write     | Sector Address + AAAh | Sector Address + 555h | 0080h |  |  |  |
| 2     | Sector Erase Command                                                                                         | Write     | Sector Address + 555h | Sector Address + AAAh | 0030h |  |  |  |
|       | Unlimited additional sectors may be selected for erase; command(s) must be written within t <sub>SEA</sub> . |           |                       |                       |       |  |  |  |

The following is a C source code example of using the sector erase function. Byte address space is used. Refer to the *Spansion Low Level Driver User's Guide* (available on www.spansion.com) for general information on Spansion flash memory software development guidelines.

```
/* Example: Sector Erase Command */
*( (UINT16 *)base_addr + 0x555 ) = 0x0080;    /* write setup command
*( (UINT16 *)sector_address + 0x2AA) = 0x0030;    /* write sector erase command */
```

# 8.9.4 Chip Erase

The chip erase function erases the complete memory array. (See Table 12.1 on 130 e 63). The device does not require the system to preprogram prior to erase. The Embedded Erase algorithm automatically programs and verifies the entire memory for an all zero data pattern prior to electrical erase. After a successful chip erase, all locations within the device contain FFFFh. The system is not required to provide any controls or timings during these operations. Chip Erase requires 2 commands. Each of the Sector Addresses must match, the lower addresses must be correct, and Sector 0 must be unlocked previously by executing the Sector Unlock command. If any sector has been locked by the Sector Lock Range command, the Chip Erase command will not start.

When the Embedded Erase algorithm is complete, the device returns to idle state and addresses are no longer latched. Note that while the Embedded Erase operation is in progress, the system can not read data from the device. The system can determine the status of the erase operation by reading the Status Register. See *Status Register* on page 31 for information on these status bits.

Once the chip erase operation has begun, only a Status Read, Hardware RESET or Power cycle are valid. All other commands are ignored. However, note that a Hardware Reset or Power Cycle immediately terminates the erase operation. If that occurs, the chip erase command sequence must be emittated once the device has returned to idle state, to ensure data integrity.

See Program/Erase Operations on a for parameters and timing diagrams.

### Software Functions and Sample Code

Table 8.26 Chip Erase

(LLD Function = Ild\_ChipEraseCmd)

|   | Cycle | Description        | Operation | Byte Address | Word Address | Data  |
|---|-------|--------------------|-----------|--------------|--------------|-------|
| 1 | 1     | Setup Command      | Write     | Base + AAAh  | Base + 555h  | 0080h |
|   | 2     | Chip Erase Command | Write     | Base + 555h  | Base + AAAh  | 0010h |

The following is a C source code example of using the chip erase function. Byte address space is used. Refer to the *Spansion Low Level Driver User's Guide* (available on www.spansion.com) for general information on Spansion flash memory software development guidelines.

```
/* Example: Chip Erase Command */
/* Note: Cannot be suspended  */
*( (UINT16 *)base_addr + 0x555 ) = 0x0080;  /* write setup command  */
*( (UINT16 *)base_addr + 0x2AA ) = 0x0010;  /* write chip erase command  */
```



#### 8.9.5 **Erase Suspend/Erase Resume Commands**

The Erase Suspend command allows the system to interrupt a sector erase operation and then read data from, or program data to, the device. This command is valid only during the sector erase operation. The Erase Suspend command is ignored if written during the chip erase operation.

When the Erase Suspend command is written during the sector erase operation, the device requires a maximum of t<sub>ESI</sub> (erase suspend latency) to suspend the erase operation and update the status bits.

After the erase operation has been suspended, the bank enters the erase-suspend mode. The system can read data from or program data to the device. Reading at any address within erase-suspended sectors produces undetermined data. The system can read the Status Register to determine if a sector is actively erasing or is erase-suspended. Refer to Status Register on page 31 for information on these status bits.

After an erase-suspended program operation is complete, the bank returns to the erase-suspend mode. The system can determine the status of the program operation by reading the Status Register, just as in the standard program operation.

To resume the sector erase operation, the system must write the Erase Resume command. The device will revert to erasing and the status bits will be updated. Further writes of the Resume command are ignored. Another Erase Suspend command can be written ١٥٥٤ after the chip has resumed erasing.

# Software Functions and Sample Code

Table 8.27 Erase Suspend

(LLD Function = IId\_EraseSuspendC

| Cycle | Operation | Byte Address | Word Address | Data  |
|-------|-----------|--------------|--------------|-------|
| 1     | Write     | Bank Address | Bank Address | 00B0h |

The following is a C source code example of using the erase suspend function. Refer to the Spansion Low Level Driver User's Guide (available on www.spansion.com) for general information on Span on flash memory software development guidelines.

```
* Example: Erase suspend command */
*((UINT16 *)bank_addr + 0x000) = 0x00B0;
/* Example: Erase suspend command */
                                                               write suspend command
```



### Table 8.28 Erase Resume

(LLD Function = IId EraseResumeCmd)

| Cycle Operation |  | Byte Address | Word Address | Data  |  |
|-----------------|--|--------------|--------------|-------|--|
| 1 Write Bank    |  | Bank Address | Bank Address | 0030h |  |

The following is a C source code example of using the erase resume function. Refer to the *Spansion Low Level Driver User's Guide* (available on <a href="https://www.spansion.com">www.spansion.com</a>) for general information on Spansion flash memory software development guidelines.

```
/* Example: Erase resume command */
 *( (UINT16 *)bank_addr + 0x000 ) = 0x0030;  /* write resume command  */
    /* The flash needs adequate time in the resume state */
```

# 8.9.6 Accelerated Program/Sector Erase

Accelerated write buffer programming, and sector erase operations are enabled through the Accelerated write buffer programming, and sector erase operations are enabled through the Accelerated write buffer programming, and sector erase operations are enabled through the Accelerated write buffer programming, and sector erase operations are enabled through the Accelerated write buffer programming, and sector erase operations are enabled through the Accelerated write buffer programming, and sector erase operations are enabled through the Accelerated write buffer programming, and sector erase operations are enabled through the Accelerated write buffer programming and sector erase operations are enabled through the Accelerated write buffer programming and sector erase operations are enabled through the Accelerated write buffer program and sector erase operations are enabled through the Accelerated write buffer program and sector erase operations are enabled through the Accelerated write buffer program and sector erase operations are enabled through the Accelerated write buffer programming and sector erase operations are enabled through the Accelerated write buffer programming and sector erase operations are enabled through the Accelerated write buffer programming and sector erase operations are enabled through the Accelerated write buffer programming and sector erase operations are enabled through the Accelerated write buffer programming and sector erase operations are enabled through the Accelerated write buffer programming and sector erase operations are enabled through the Accelerated write buffer programming and sector erase operations are enabled through the Accelerated write buffer programming and sector erase operations are enabled through the Accelerated write buffer programming and accelerated write buffer programming and accelerated write buffer programming are enabled through the Accelerated write buffer programming and accelerated write buffer programming are enabled through the Accelerated write buffer p

The accelerated write buffer program and sector erase functions must not be used more than 50 times per sector. In addition, accelerated write buffer program and sector erase should be performed at room temperature (30°C 10°C).

If the system asserts  $V_{HH}$  on ACC, the device automatically uses the higher voltage on the input to reduce the time required for program and erase operations. Removing  $V_{HH}$  from the ACC input, upon completion of the embedded program or erase operation, returns the device to normal operation.

- Simultaneous operations are not supported while ACC is at V<sub>tt</sub> The ACC pin must not be at V<sub>HH</sub> for operations other than accelerated write buffer programming, accelerated sector trase, and status register read or device damage may result.
- The ACC pin must not be left floating or unconnected; inconsistent behavior of the device may result.
- There is a minimum of 100 ms required between accelerated write buffer programming and a subsequent accelerated sector erase.

# 8.10 Handshaking

The handshaking feature allows the host system o detect when data is ready to be read by simply monitoring the RDY (Ready) pin, which is a dedicated output controlled by CD#

When either CE# input is Low, the REY output signal is actively driven. When both of the CE# inputs are High the RDY output is high-impedance. When either CE# input and OE# input is Low, the DQ15-DQ0 output signals are actively driven. When both of the CE# inputs are High, or the OE# input is High, the DQ15-DQ0 outputs are high-impedance.

When the device is operated in synchronous mode, and OE# is low (active), the initial word of burst data becomes available after the rising edge of the RDY. CR.8 in the Configuration Register allows the host to specify whether RDY is active at the same time that data is ready, or one cycle before data is ready (see Table 8.12 on page 30).

When the device is operated in asynchronous mode, RDY will be high when CE# is low (active).



#### 8.11 **Hardware Reset**

The RESET# input provides a hardware method of resetting the device to idle state. When RESET# is driven low for at least a period of t<sub>RP</sub>, the device immediately terminates any operation in progress, in the high-impedance state all outputs, resets the configuration register, and ignores all read/write commands for the duration of the reset operation. The device also resets the internal state machine to idle state.

To ensure data integrity, the operation that was interrupted should be reinitiated once the device is ready to accept another command sequence.

When RESET# is held at  $V_{SS}$ , the device draws CMOS standby current ( $I_{CC4}$ ). If RESET# is held at  $V_{IL}$ , but not at  $V_{SS}$ , the standby current is greater.

See Figure 11.6 for timing diagrams

#### 8.12 Software Reset

Software reset is part of the command set (see Table 12.1 on page 63) that also returns the devicatorial state and must be used for the following conditions:

1. Exit ID/CFI mode

2. Exit Secure Silicon Region mode

3. Exit Configuration Register mode

4. Exit SSR Lock mode

- 4. Exit SSR Lock mode

Reset commands are ignored once programming/erasure has begun untiline operation is complete.

# Software Functions and Sample Code

Table 8.29 Reset

| Cycle         | Operation | Byte Address | Word Address | Data  |
|---------------|-----------|--------------|--------------|-------|
| Reset Command | Write     | Base + xxxh  | Base + xxxh  | 00F0h |

### Note:

Base = Base Address.

The following is a C source code example quing the reset function. Refer to the *Spansion Low Level Driver User's Guide* (available on <a href="https://www.spansion.com">www.spansion.com</a>) for general information on Spansion flash memory software development guidelines.

```
et of Flash state machine) */
```

### **Sector Protection/Unprotection** 9.

The Sector Protection/Unprotection feature disables or enables programming or erase operations in one or multiple sectors and can be implemented through software and/or hardware methods, which are independent of each other. This section describes the various methods of protecting data stored in the memory array.



# 9.1 Sector Lock/Unlock Command

The Sector Lock/Unlock command sequence allows the system to protect all sectors from accidental writes or, unprotect one sector to allow programming or erasing of the sector. When the device is first powered up, all sectors are unlocked. To lock all sectors (enter protected mode), a Sector Lock/Unlock command must be issued to any Sector Address. Once this command is issued, only one sector at a time can be unlocked until power is cycled. To unlock a sector, the system must write the Sector Lock/Unlock command sequence. Two cycles are first written: addresses are xAAAh and x555 with data 60h. During the third cycle, the sector address (SLA) and unlock command (60h) are written, while specifying with address A6 whether that sector should be locked (A6 =  $V_{II}$ ) or unlocked (A6 =  $V_{IH}$ ).

A Program or Erase operation will check the unlocked Sector Address only at the beginning of the Program or Erase operation. It is not necessary to keep the sector being Programmed or Erased locked during the operation. The system can change the unlocked Sector after programming or erasing the sector has begun. An Erase Resume or Program Resume command does not check the value of the unlocked Sector.

If A6 is set to V<sub>II</sub>, then all sectors in the array will be locked. Only one sector at a time can be unlocked

If a Sector Lock/Unlock command is issued to a sector that is protected by the Sector Lock Range ommand, all sectors in the part will be locked.

# 9.2 Sector Lock Range Command

This command allows a range of sectors to be protected from program or erase (locked) until a hardware reset or power is removed from the device. Once this command is issued, all sectors are protected and the sector Lock/Unlock command is ignored for the selected the range of sectors. Sectors outside of the selected range must be unlocked one sector at a time using the Sector Unlock command in order to be erased/programmed.

Two cycles are first written: addresses are xAAAh and data is 60h. During the third cycle, the sector address (SLA) and load sector address command (61h) is written. This cycle sets the lower sector address of the range. During the fourth cycle, the sector address (SLA) and load sector address command (61h) is written. This cycle sets the upper sector address of the range. The addresses reference a large sector address range (128 KB). If a sector address matches the location of the four small sectors, all of the small sectors will be protected as a group. The sectors selected by the lower and upper address, as well as all sectors between these sectors, are protected from program and erase until a haddress or power is removed. If the lower and upper sector addresses are for the same sector then only that one sector is locked. flash address input A6 (system byte address bit a7) during both address cycles must be zero (A6 = VIL) for the addresses to be accepted as valid.

If the first sector address cycle contains an address which is higher than the second sector address cycle, then the command sequence will be invalid. If A6 is set to one (16) = V<sub>IH</sub>) on either address cycle, the command sequence will disable subsequent Sector Lock Range commands.

A valid Sector Lock Range command sequence is accepted only once after a Hardware Reset or initial power up. Additional Sector Lock Range commands will be ignored.

If a Sector Unlock command these to unlock a Sector within the Sector Lock Range, the Sector will remain in locked state. Similarly, if a Sector that is currently unlocked by the Sector Unlock command is overlapped by a subsequent Sector Lock Range, that sector will be locked and program erase operations to that region will be ignored.

This command is generally used by trusted boot code. After power on reset boot code has the option to check for any need to update sectors before locking them for the remainder of power on time. Once boot code is satisfied with the content of sectors to be protected the Sector Lock Range command is used to lock sectors against any program or erase during normal system operation. This adds an extra layer of protection for critical data that must be protected against accidental or malicious corruption. Yet, maintains flexibility for trusted boot code to perform occasional updates of the data. It is important to issue the Sector Lock Range command even if no sectors are to be protected so that sectors that should remain available for update cannot be later locked by accidental or malicious code behavior.

Document Number: 002-01101 Rev. \*I Page 43 of 77



#### 9.3 **Hardware Data Protection Methods**

There are additional hardware methods by which intended or accidental erasure of any sectors can be prevented via hardware means. The following subsections describes these methods:

#### 9.3.1 **ACC Method**

Once the ACC input is set to V<sub>II</sub>, all program and erase functions are disabled and hence all Sectors (including the Secure Silicon Region and SSR Lock) are protected. ACC does not prevent programming (writing) of the configuration register.

#### 9.3.2 Low V<sub>CC</sub> Write Inhibit

When  $V_{CC}$  is less than  $V_{LKO}$ , the device does not accept any write cycles. This protects data during  $V_{CC}$  power-up and power-down.

The command register and all internal program/erase circuits are disabled. Subsequent writes are ignored until  $V_{CC}$  is greater than  $V_{LKO}$ . The system must provide the proper signals to the control inputs to prevent unintentional writes when  $V_{CC}$  is greater than

Write Pulse Glitch Protection

Noise pulses of less than 3 ns (typical) on OE#, WE#, or CE# do not initiate a write cycle.

9.3.4 Power-Up Write Inhibit

If CE# = RESET# = V<sub>IL</sub> and OE# = V<sub>IH</sub> during power up the document of the idle state of th If CE# = RESET# = V<sub>IL</sub> and OE# = V<sub>IH</sub> during power up, the device does not accept write commands. The internal state machine is

#### 9.4 SSR Lock

The SSR Lock consists of two bits. The Customer Secure Silicon Region Protection Bit is in location 0. The Factory Secure Silicon Region Protection Bit is in location 1. All other bits in this return "1."

If the Secure Silicon Region Protection Bit is set to "Of the Customer Secure Silicon Region is protected and can not be programmed. If this bit is set to "1," the Customer Cource Silicon Region is available for programming. Once this area has been programmed, the SSR Lock bit 0 should be programmed to "0."

Similarly the Factory Secure Silicon Region Protection Bit is set to "0" when protected. This area is always programmed and protected at the Spansion factory.

### 9.5 Secure Silicon Region

The Secure Silicon Region provides an extra flash memory region that may be programmed once and permanently protected from further programming or erase.

- Reads can be performed in the Asynchronous or Synchronous mode.
- Sector address supplied during the Secure Silicon Entry command selects the flash memory array sector that is overlaid by the Secure Silicon Region address map.
- Continuous burst mode reads within Secure Silicon Region wrap from address FFh back to address 00h.
- Reads outside of the overlaid sector return memory array data.
- The Secure Silicon Region is not accessible when the device is executing an Embedded Algorithm (nor during Program Suspend, Erase Suspend, or while another AOS is active).
- See the Secure Silicon address map for address range of this area.

Document Number: 002-01101 Rev. \*I



# 9.5.1 Factory Secure Silicon Region

The Factory Secure Silicon Region is always protected when shipped from the factory and has the Factory SSR Lock Bit (bit 1) permanently set to a *Zero*. This prevents cloning of a factory locked part and ensures the security of the ESN and customer code once the product is shipped to the field.

# 9.5.2 Customer Secure Silicon Region

The Customer Secure Silicon Region is shipped unprotected, Customer SSR Lock Bit (bit 0) set to a *One*. allowing customers to utilize that sector in any manner they choose.

The Customer Secure Silicon Region can be read any number of times, but each word can be programmed only once and the region locked only once. The Customer Secure Silicon Region lock must be used with caution as once locked, there is no procedure available for unlocking the Customer Secure Silicon Region area and none of the bits in the Customer Secure Silicon Region memory space can be modified in any way. The Customer Indicator Bit is located in the SSR Lock at bit location 0.

Once the Customer Secure Silicon Region area is protected, any further attempts to program in the area will fail with status indicating the area being programmed is protected.

# 9.5.3 Secure Silicon Region Entry and Exit Command Sequences

The system can access the Secure Silicon Region region by issuing the one-cycle Ener Secure Silicon Region Entry command sequence from the IDLE State. The device continues to have access to the Secure Silicon Region region until the system issues the Exit Secure Silicon Region command sequence, performs a Hardware RESET of antil power is removed from the device.

See Command Definition Table [Secure Silicon Region Command Table, Appendix Table 12.1 on page 63 for address and data requirements for both command sequences.

The Secure Silicon Region Entry Command allows the following commands to be executed

- Read customer and factory Secure Silicon Regions
- Program the customer Secure Silicon Region
- Read data out of all sectors not re-mapped to Secure Silicon Region
- Secure Silicon Region Exit

# Software Functions and Sample Code\_(

The following are C functions and source cote examples of using the Secured Silicon Sector Entry, Program, and exit commands. Refer to the *Spansion Low Level Driver Use's Guide* (available soon on www.spansion.com) for general information on Spansion flash memory software development guidelines.

Table 9.1 Secured Silicon Region Entry

(LLD Function = Ild\_SecSiSectorEntryCmd)

| Cycle       | Operation | Byte Address | Word Address | Data  |
|-------------|-----------|--------------|--------------|-------|
| Entry Cycle | Write     | Base + AAAh  | Base + 555h  | 0088h |

### Note:

Base = Base Address.

Table 9.2 Secured Silicon Region Program

(LLD Function = Ild\_ProgramCmd)

| Cycle            | Operation | Byte Address           | Word Address          | Data                  |
|------------------|-----------|------------------------|-----------------------|-----------------------|
| Program Setup    | Write     | Base + AAAh            | Sector Address + 555h | 0025h                 |
| Write Word Count | Write     | Program Address + 555h | Sector Address + 2AA  | Word Count (N–<br>1)h |



Table 9.2 Secured Silicon Region Program

(LLD Function = Ild\_ProgramCmd)

| Cycle                                                                       | Operation | Byte Address               | Word Address          | Data   |
|-----------------------------------------------------------------------------|-----------|----------------------------|-----------------------|--------|
| Number of words (N) loaded into the write buffer can be from 1 to 32 words. |           |                            |                       |        |
| Load Buffer Word N                                                          | Write     | Program Address, Word<br>N |                       | Word N |
| Write Buffer to Flash                                                       | Write     | Sector Address + AAAh      | Sector Address + 555h | 0029h  |

#### Note:

Base = Base Address.

```
/* Once in the SecSi Sector mode, you program */
/* words using the programming algorithm.
```

Table 9.3 Secured Silicon Region Exit

(LLD Function = Ild\_SecSiSectorExitCmd)

| Cycle      | Operation | Byte Address | Word Address | Data  |
|------------|-----------|--------------|--------------|-------|
| Exit Cycle | Write     | Any Address  | Any Address  | 00F0h |

#### Note:

Base = Base Address.

```
Command */
/* write SecSi Sector Exit cycle */

1 Modes
/* Example: SecSi Sector Exit Command */
*((UINT16 *)XXX) = 0x00F0;
```

# 10. Power Conservation Modes

### 10.1 Standby Mode

In the standby mode current consumption is greatly reced, and the outputs (DQ15-DQ0) are placed in the high impedance state, independent of the OE# input. The device enters the CMOS standby mode when the CE# and RESET# inputs are both held at V<sub>CC</sub> ± 0.2 V. The device requires standard access time (t<sub>CE</sub> or t<sub>IA</sub>) for read access, before it is ready to read data. If the device is deselected during erasure or programming, the device draws active current until the operation is completed. I<sub>CC3</sub> in DC Characteristics on page 48 represents the standby current specification

### 10.2 Automatic Sleep Mode

The automatic sleep mode minimuses flash device energy consumption while in asynchronous mode and while the device is not in a suspended state. The device automatically enables this mode when addresses remain stable for t<sub>ACC</sub> + 20 ns. The automatic sleep mode is independent of the CE#, WE#, and OE# control signals. Standard address access timings (tACC or tPACC) provide new data when addresses are changed. While in sleep mode, output data is latched and always available to the system. While in synchronous mode, the automatic sleep mode is disabled. I<sub>CC6</sub> in DC Characteristics on page 48 represents the automatic sleep mode current specification.

# Output Disable (OE#)

When the OE# input is at  $V_{IH}$ , output (DQ15-DQ0) from the device is disabled and placed in the high impedance state. RDY is not controlled by OE#.

Page 47 of 77



# 11. Electrical Specifications

# 11.1 Absolute Maximum Ratings

**Table 11.1** 

| Storage Temperature                                |                                   |
|----------------------------------------------------|-----------------------------------|
| Plastic Packages                                   | -65°C to +150°C                   |
| Ambient Temperature with Power Applied             | -65°C to +125°C                   |
| Voltage with Respect to Ground:                    |                                   |
| All Inputs and I/Os except as noted below (Note 1) | –0.5 V to V <sub>IO</sub> + 0.5 V |
| V <sub>CC</sub> (Note 1)                           | -0.5 V to +2.5 V                  |
| V <sub>IO</sub>                                    | -0.5 V to +2.5 V                  |
| ACC (Note 2)                                       | -0.5 V to +9.5 V                  |
| Output Short Circuit Current (Note 3)              | 100 mA                            |

### Notes

- Minimum DC voltage on input or I/Os is -0.5 V. During voltage transitions, inputs or I/Os may undershoot V<sub>SS</sub> to -2.0 V for periods of up to 20 ns. See Figure 11.1.
   Maximum DC voltage on input or I/Os is V<sub>CC</sub> + 0.5 V. During voltage transitions outputs may overshoot V<sub>CC</sub> + 2.0 V for periods up to 20 ns. See Figure 11.2.
- 2. Minimum DC input voltage on pin ACC is -0.5V. During voltage transitions, ACC may overshoot V voltage on pin ACC is +9.5 V, which may overshoot to 10.5 V for periods up to 20 ns.
- 3. No more than one output may be shorted to ground at a time. Duration of the short circuit should not be greater than one second.
- 4. Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this data sheet is not implied. Exposure of the device to absolute maximum rating conditions for extended periods may affect device reliability.

Figure 11.1 Maximum Nagative Overshoot Waveform



Figure 11.2 Maximum Positive Overshoot Waveform



# 11.2 Operating Ranges

**Table 11.2** 

| Wireless (I) Devices                  |                    |  |  |  |  |  |
|---------------------------------------|--------------------|--|--|--|--|--|
| Ambient Temperature (T <sub>A</sub> ) | -25°C to +85°C     |  |  |  |  |  |
| Supply Voltages                       |                    |  |  |  |  |  |
| V <sub>CC</sub> Supply Voltages       | +1.70 V to +1.95 V |  |  |  |  |  |

Document Number: 002-01101 Rev. \*I



# **Table 11.2**

| V <sub>IO</sub> Supply Voltages | +1.70 V to +1.95 V                             |
|---------------------------------|------------------------------------------------|
| V <sub>IO</sub> Supply Voltages | $V_{CC(min)} \ge V_{IO(min)} - 200 \text{ mV}$ |

### Notes

Operating ranges define those limits between which the functionality of the device is guaranteed.

# 11.3 DC Characteristics

# 11.3.1 CMOS Compatible

| Parameter        | Description                                                                        | Test Conditions (Notes                                                                              | 1 & 2)                       | Min                   | Тур | Max                   | Unit |
|------------------|------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------------------------------|-----------------------|-----|-----------------------|------|
| I <sub>LI</sub>  | Input Load Current                                                                 | $V_{IN} = V_{SS}$ to $V_{CC}$ , $V_{CC} = V_{CC}$ max                                               |                              | .0                    |     | ±1                    | μA   |
| I <sub>LO</sub>  | Output Leakage Current                                                             | $V_{OUT} = V_{SS}$ to $V_{CC}$ , $V_{CC} = V_{CC}$ max                                              | •                            | (0)                   |     | ±1                    | μA   |
|                  |                                                                                    |                                                                                                     | 66 MHz                       |                       | 24  | 33                    | mA   |
|                  |                                                                                    | CE# = $V_{IL}$ , OE# = $V_{IH}$ , WE# = $V_{IH}$ , burst length = 8                                 | 83 MHz                       |                       | 26  | 36                    | mA   |
|                  |                                                                                    | long.ii 0                                                                                           | 104 MHz                      |                       | 33  | 44                    | mA   |
|                  |                                                                                    |                                                                                                     | 66 M                         |                       | 24  | 35                    | mA   |
| $I_{CCB}$        | V <sub>CC</sub> Active burst Read Current                                          | CE# = $V_{IL}$ , OE# = $V_{IH}$ , WE# = $V_{IH}$ , burst length = 16                                | 80 MHz                       |                       | 26  | 38                    | mA   |
|                  |                                                                                    | long                                                                                                | 104 MHz                      |                       | 30  | 40                    | mA   |
|                  |                                                                                    |                                                                                                     | 66 MHz                       |                       | 28  | 39                    | mA   |
|                  |                                                                                    | CE# = V <sub>IL</sub> , OE# = V <sub>IH</sub> , WE# = V <sub>I</sub> L<br>burst length = Continuous | 83 MHz                       |                       | 30  | 42                    | mA   |
|                  |                                                                                    | - C                                                                                                 | 104 MHz                      |                       | 32  | 44                    | mA   |
| I <sub>IO1</sub> | V <sub>IO</sub> Non-active Output                                                  | OE# = V <sub>IH</sub> , RDY = Tristere                                                              | •                            |                       | 20  | 30                    | μΑ   |
| I <sub>IO2</sub> | V <sub>IO</sub> Standby                                                            | CE# = RESET# = Y 0.2V                                                                               |                              |                       | 2   | 3                     | μΑ   |
|                  |                                                                                    | 0)                                                                                                  | 10 MHz                       |                       | 40  | 80                    | mA   |
|                  | I <sub>CC1</sub> V <sub>CC</sub> Active Asynchronous Read Current                  | $CE\# = V_{IL}$ , $GE\# = V_{IH}$ , $WE\# = V_{IR}$                                                 | 5 MHz                        |                       | 20  | 40                    | mA   |
|                  |                                                                                    |                                                                                                     | 1 MHz                        |                       | 10  | 20                    | mA   |
|                  | V <sub>CC</sub> Active Write Current                                               | CE# V <sub>II.</sub> , OE# = V <sub>IH</sub> ,                                                      | V <sub>ACC</sub>             |                       | 1   | 5                     | μΑ   |
| I <sub>CC2</sub> | (3) (7)                                                                            | AGE = VIH                                                                                           | V <sub>CC</sub>              |                       | 20  | 40                    | mA   |
|                  | V Standby Current                                                                  | CE# - DESET# - V + 0.2 V                                                                            | V <sub>ACC</sub>             |                       | 1   | 5                     | μΑ   |
| I <sub>CC3</sub> | V <sub>CC</sub> Standby Current                                                    | CE# = RESET# = V <sub>CC</sub> ± 0.2 V                                                              | V <sub>CC</sub>              |                       | 20  | 50                    | μΑ   |
| I <sub>CC4</sub> | V <sub>CC</sub> Reset Current                                                      | RESET# = V <sub>IL,</sub> CLK = V <sub>IL</sub>                                                     |                              |                       | 150 | 250                   | μΑ   |
|                  | 76                                                                                 |                                                                                                     | 66 MHz,<br>Continuous Burst  |                       | 50  | 60                    | mA   |
| I <sub>CC5</sub> | V <sub>CC</sub> Active Current Simultaneous<br>Operation<br>(Read While Write) (6) | CE# = V <sub>IL</sub> , OE# = V <sub>IH</sub> , ACC = V <sub>IH</sub>                               | 83 MHz,<br>Continuous Burst  |                       | 50  | 60                    | mA   |
|                  | (1323 111112 11114)                                                                |                                                                                                     | 104 MHz,<br>Continuous Burst |                       | 52  | 60                    | mA   |
| I <sub>CC6</sub> | V <sub>CC</sub> Sleep Current (4)                                                  | CE# = V <sub>IL</sub> , OE# = V <sub>IH</sub>                                                       |                              |                       | 20  | 50                    | μΑ   |
| I <sub>CC7</sub> | V <sub>CC</sub> Active Page Read Current                                           | OE# = V <sub>IH</sub> , 8 word Page Read @ 10 MHz                                                   |                              |                       | 10  | 15                    | mA   |
| 1                | Accelerated Program Current                                                        | CE# = V <sub>IL</sub> , OE# = V <sub>IH</sub> .                                                     | V <sub>ACC</sub>             |                       | 7   | 10                    | mA   |
| I <sub>ACC</sub> | (5)                                                                                | V <sub>ACC</sub> = 9.5 V                                                                            | V <sub>CC</sub>              |                       | 15  | 20                    | mA   |
| V <sub>IL</sub>  | Input Low Voltage                                                                  | V <sub>IO</sub> = 1.8 V                                                                             |                              | -0.2                  |     | 0.4                   | V    |
| $V_{IH}$         | Input High Voltage                                                                 | V <sub>IO</sub> = 1.8 V                                                                             |                              | V <sub>IO</sub> – 0.4 |     | V <sub>IO</sub> + 0.4 |      |
| V <sub>OL</sub>  | Output Low Voltage                                                                 | $I_{OL}$ = 100 $\mu$ A, $V_{CC}$ = $V_{CC min}$ = $V_{IO}$                                          |                              |                       |     | 0.1                   | V    |
| V <sub>OH</sub>  | Output High Voltage                                                                | $I_{OH}$ = -100 $\mu$ A, $V_{CC}$ = $V_{CC min}$ = $V_{IO}$                                         |                              | V <sub>IO</sub> – 0.1 |     |                       | V    |
| V <sub>HH</sub>  | Voltage for Accelerated Program                                                    |                                                                                                     |                              | 8.5                   |     | 9.5                   | V    |
| V <sub>LKO</sub> | Low V <sub>CC</sub> Lock-out Voltage                                               |                                                                                                     |                              | 1.0                   |     | 1.1                   | V    |

Document Number: 002-01101 Rev. \*I Page 48 of 77



### Notes

- 1. Maximum  $I_{CC}$  specifications are tested with  $V_{CC} = V_{CC} max$ .
- 2.  $V_{CC} = V_{IO}$
- 3.  $I_{CC}$  active while Embedded Erase or Embedded Program is in progress.
- 4. Device enters automatic sleep mode when addresses are stable for t<sub>ACC</sub> + 20 ns. Typical sleep mode current is equal to I<sub>CC3</sub>.
- 5. Total current during accelerated programming is the sum of  $V_{ACC}$  and  $V_{CC}$  currents.
- 6.  $I_{\rm CC5}$  apples while reading the status register during program and erase operations
- 7. Effect of status register polling during write not included.

#### 11.4 Capacitance

| Symbol           | Description                                         | Test Condition       |           | Min. | Тур. | Max. | Unit        |
|------------------|-----------------------------------------------------|----------------------|-----------|------|------|------|-------------|
|                  | Input Capacitance                                   | V <sub>IN</sub> = 0  | Single CE | 2.0  | 4.5  | 6.0  | pF          |
| C <sub>IN</sub>  | (Address, CE#, OE#, WE#,<br>AVD#, WE#, CLK, RESET#) |                      | Dual CE   | 4.0  | 9.0  | 12.0 | <b>○</b> pF |
| C <sub>OUT</sub> | Output Capacitance                                  | V <sub>OUT</sub> = 0 | Single CE | 2.0  | 4.5  | 6.0  | pF          |
| COUT             | (DQ, RDY)                                           | VOUT - 0             | Dual CE   | 4.0  | 9.0  | 120  | pF          |

- 1. Test conditions  $T_A = 25$ °C, f = 1.0 MHz
- 2. Sampled, not 100% tested.

#### 11.5 **AC Test Conditions**

| COUT                            | (DQ, RDY)                            | VOUT - 0    | Dual CE | 4.0     | 9.0 | 120 pF                 |
|---------------------------------|--------------------------------------|-------------|---------|---------|-----|------------------------|
| Notes 1. Test conditions        | $T_A = 25$ °C, $f = 1.0 \text{ MHz}$ |             |         |         | <   | 200                    |
| 2. Sampled, not 1               | 00% tested.                          |             |         |         | h.  | ~                      |
| 11.5 AC                         | C Test Condition                     | าร          |         | •       | Hen |                        |
|                                 | Oper                                 | ating Range |         | (0)     |     |                        |
| Input level                     |                                      |             |         | 7.1-    |     | 0.0 to V <sub>IO</sub> |
| Input comparison                | level                                |             |         | 30      |     | V <sub>IO</sub> /2     |
| Output data comp                | arison level                         |             | 7       | ,       |     | V <sub>IO</sub> /2     |
| Load capacitance                | (C <sub>L</sub> )                    |             | -7/0    |         |     | 30 pF                  |
|                                 |                                      |             | MO.     | 66 MHz  |     | 3.00 ns                |
| Transition time (t <sub>T</sub> | ) (input rise and fall times)        |             | .0      | 83 MHz  |     | 2.40 ns                |
|                                 |                                      | -4          |         | 104 MHz |     | 1.85 ns                |
|                                 |                                      | ٥,          |         | 66 MHz  |     | 3.00 ns                |
| Transition time (t <sub>T</sub> | ) (CLK input rise and fall times     |             |         | 83 MHz  |     | 2.40 ns                |
|                                 | •                                    | 20          |         | 104 MHz |     | 1.85 ns                |

Figure 11.3 Input Pulse and Test Point



Figure 11.4 Output Load



**Output Load** 



# Key to Switching Waveforms

| Waveform         | Inputs Outputs                                              |                         |  |  |  |  |
|------------------|-------------------------------------------------------------|-------------------------|--|--|--|--|
|                  | Steady                                                      |                         |  |  |  |  |
|                  | Changing from H to L                                        |                         |  |  |  |  |
| _////            | Changing from L to H                                        |                         |  |  |  |  |
| XXXXX            | Don't Care, Any Change Permitted                            | Changing, State Unknown |  |  |  |  |
| <del>}} ((</del> | Does Not Apply Center Line is High Impedance State (High Z) |                         |  |  |  |  |

### **V<sub>CC</sub>** Power Up 11.7

Table 11.3 V<sub>CC</sub> Power-up

| 1 | Parameter         | Parameter Description      |   | Speed | Unit |
|---|-------------------|----------------------------|---|-------|------|
| 1 | t <sub>VCS</sub>  | V <sub>CC</sub> Setup Time |   | 300   | μs   |
| Ì | t <sub>VIOS</sub> | V <sub>IO</sub> Setup Time | M | 300   | μs   |



### **Hardware Reset (Reset#)** 11.7.1

Table 11.4 Warm-Reset

| Parameter |                  |                                |     |                   |      |
|-----------|------------------|--------------------------------|-----|-------------------|------|
| JEDEC     | Std              | Description                    |     | All Speed Options | Unit |
|           | t <sub>RP</sub>  | RESET# Pulse Width             | Min | 50                | ns   |
|           | t <sub>RH</sub>  | Reset High Time<br>Before Read | Min | 200               | ns   |
|           | t <sub>RPH</sub> | RESET# Low to CE#<br>Low       | Min | 10                | us   |

Document Number: 002-01101 Rev. \*I Page 50 of 77





Figure 11.6 Reset Timings

# 11.8 CLK Characterization

| Parameter                        | Description       |     | 104 MHz             | Unit   |
|----------------------------------|-------------------|-----|---------------------|--------|
| f                                | CLV Eroquency     | Max | 104                 | MHz    |
| <sup>†</sup> CLK                 | CLK Frequency     | Min | DC (Note 1)         | P MINZ |
| t <sub>CLK</sub>                 | CLK Period        | Min | 9.6                 | ns     |
| t <sub>CL</sub> /t <sub>CH</sub> | CLK Low/High Time | Min | 0.45 <sub>CLK</sub> | ns     |

### Note

- 1. DC for operations other than continuous and 16 word (32 byte) synchronous burst read. See Section 2.1, AC Characteristics—Synchronous Burst Read on page 52
- 2. Clock jitter of +/- 5% is permitted.

Figure 11.7 CLK Characterization

tclk

tcl

tcl

tcl

Document Number: 002-01101 Rev. \*I



# 11.9 AC Characteristics

# 11.9.1 AC Characteristics-Synchronous Burst Read

| Parameter (Notes)                             | Symbol              |     | 66                                                                                                                         | 83                    | 104      | Unit |
|-----------------------------------------------|---------------------|-----|----------------------------------------------------------------------------------------------------------------------------|-----------------------|----------|------|
| Clock Frequency                               | CLK                 | Min | DC (0) for operations other than continuous and 32 byte synchronous burst.  120 in 32 Byte burst  1000 in continuous burst |                       | KHz      |      |
| Clock Cycle                                   | t <sub>CLK</sub>    | Min | 15                                                                                                                         | 12.0                  | 9.62     | ns   |
| CLK High or Low Time                          | t <sub>CLKH/L</sub> | Min |                                                                                                                            | 0.45 t <sub>CLK</sub> |          | ns   |
| Internal Access Time                          | t <sub>IA</sub>     | Max | 75                                                                                                                         | 75                    | 75       | ns   |
| Burst Access Time Valid Clock to Output Delay | t <sub>BACC</sub>   | Max | 11.2                                                                                                                       | 9                     | 7.6      | Ms   |
| AVD# Setup Time to CLK                        | t <sub>AVDS</sub>   | Min | 5                                                                                                                          | 5                     | 5        | ns   |
| AVD# Hold Time from CLK                       | t <sub>AVDH</sub>   | Min | 3                                                                                                                          | 3                     | -0,      | ns   |
| Address Setup Time to CLK                     | t <sub>ACS</sub>    | Min | 4                                                                                                                          | 4                     | <b>\</b> | ns   |
| Address Hold Time from CLK                    | t <sub>ACH</sub>    | Min | 6                                                                                                                          | 5                     | 5        | ns   |
| Data Hold Time from Next Clock Cycle          | t <sub>BDH</sub>    | Min | 3                                                                                                                          | 3 0                   | 2        | ns   |
| Output Enable to Data                         | t <sub>OE</sub>     | Max | 15                                                                                                                         | 15                    | 15       | ns   |
| CE# Disable to Output High-Z (2)              | t <sub>CEZ</sub>    | Max | 10                                                                                                                         | 10                    | 10       | ns   |
| OE# Disable to Output High-Z (2)              | t <sub>OEZ</sub>    | Max | 10                                                                                                                         | 10                    | 10       | ns   |
| CE# Setup Time to CLK                         | t <sub>CES</sub>    | Min | 4                                                                                                                          | 4                     | 4        | ns   |
| CLK to RDY valid                              | t <sub>RACC</sub>   | Max | 113                                                                                                                        | 9                     | 7.6      | ns   |
| CE# low to RDY valid                          | t <sub>CR</sub>     | Max | -08                                                                                                                        | 10                    | 10       | ns   |
| AVD# Pulse                                    | t <sub>AVDP</sub>   | Min | 6                                                                                                                          | 6                     | 6        | ns   |

### Notes

- 1. Not 100% tested.
- If OE# is disabled before CE# is disabled, the output goes to High-Z by t<sub>OEZ</sub>.
   If CE# is disabled before OE# is disabled, the output goes to High-Z by t<sub>CEZ</sub>.
   If CE# and OE# are disabled at the same time, the output goes to High-Z by t<sub>OEZ</sub>.
- 3. Synchronous Access Time is calculated using the formula (# of WS 1)\*(clock period) + (t<sub>BACC</sub>).
- 4. AVD can not be low for 2 subsequent CLK cy





# 11.9.2 AC Characteristics-Asynchronous Read

| Parameter                                   | Symbol             | Min              | Max | Unit       |
|---------------------------------------------|--------------------|------------------|-----|------------|
| Access Time from CE# Low                    | t <sub>CE</sub>    | -                | 80  |            |
| Asynchronous Access Time from address valid | t <sub>ACC</sub>   | _                | 80  | 1          |
| Read Cycle Time                             | t <sub>RC</sub>    | 80               | -   | 1          |
| AVD# Low Time                               | t <sub>AVDP</sub>  | 6                | -   | Ī          |
| Address Setup to rising edge of AVD#        | t <sub>AAVDS</sub> | 5                | -   | 1          |
| Address Hold from rising edge of AVD#       | t <sub>AAVDH</sub> | 3.5              | -   | 1          |
| Output Enable to Output Valid               | t <sub>OE</sub>    | _                | 15  | 1          |
| CE# Setup to AVD# falling edge              | t <sub>CAS</sub>   | 4                | -   | ns         |
| CE# Disable to Output & RDY High-Z (Note 1) | t <sub>CEZ</sub>   | _                | 10  | Ī          |
| OE# Disable to Output High-Z (Note 1)       | t <sub>OEZ</sub>   | _                | 10  | 1          |
| AVD# High to OE# Low                        | t <sub>AVDO</sub>  | 0                | -   | Ī <u>~</u> |
| CE# low to RDY valid                        | t <sub>CR</sub>    | _                | 10  |            |
| WE# Disable to AVD# Enable                  | t <sub>WEA</sub>   | t <sub>CLK</sub> |     |            |
| WE# Disable to OE# Enable                   | t <sub>OEH</sub>   | 4                | - 0 | <b>7</b>   |
| Intra Page Access Time                      | t <sub>PACC</sub>  | -                | 15  | 1          |

### Notes

If OE# is disabled before CE# is disabled, the output goes to High-Z by t<sub>OEZ</sub>.
 If CE# is disabled before OE# is disabled, the output goes to High-Z by t<sub>OEZ</sub>.
 If CE# and OE# are disabled at the same time, the output goes to High-Z by t<sub>OEZ</sub>.



<sup>1.</sup> Not 100% tested.



CLK may be at Vil or Vih or Toggle CLK CE# & Address valid before AVD# CE# **▶** tAVDP AVD# OE# tWEA Aded Rer -tOEH WE# +tAAVDS→<tAAVHD→ A-Max - A0 tCEZ DQ15 - DQ0 -tCR-→ **▶**tCEZ RDY -

Figure 11.10 Asynchronous Read Mode (AVD# Toggling - Case 2)









Figure 11.12 Asynchronous Read Mode (AVD# tied to CE#)

### Notes

- 1. AVD# is tied to CE#
- 2. VA = Valid Read Address, RD = Read Data.

Page Amax-A3 A2-A0 **A1** A2 Ax tPACC  $t_{PACC}$ **t**PACC Data Bus D0 D1 Dx D7 CE# OE# AVD#

### Note

RA = Read Address, RD = Read Data.



# 11.9.3 AC Characteristics—Asynchronous Write Operation

| Parameter                             |                 | Symbol             | Min        | Тур                    | Max | Unit       |
|---------------------------------------|-----------------|--------------------|------------|------------------------|-----|------------|
| WE# Cycle Time                        | t <sub>WC</sub> | 60                 | -          | -                      | ns  |            |
| AVD# low pulse width                  |                 | t <sub>AVDP</sub>  | 6          | -                      | -   | ns         |
| Address Setup to rising edge of AVD#  |                 | t <sub>AAVDS</sub> | 5          | -                      | -   | ns         |
| Address Setup to falling edge of WE#  |                 | t <sub>AWES</sub>  | 5          | -                      | -   | ns         |
| Address Hold from rising edge of AVD# |                 | t <sub>AAVDH</sub> | 3.5        | -                      | -   | ns         |
| Address Hold from falling edge of WE# |                 | t <sub>AWEH</sub>  | 3.5        | -                      | -   | ns         |
| Read Recovery time before Write       |                 | t <sub>GHWL</sub>  | 0          | -                      | -   | ns         |
| Data Setup to rising edge of WE#      |                 | t <sub>DS</sub>    | 20         | -                      | -   | ns         |
| Data Hold from rising edge of WE#     |                 | t <sub>DH</sub>    | 0          | -                      | -   | ns         |
| CE# Setup to falling edge of WE#      |                 | t <sub>CS</sub>    | 4          | -                      | -   | <b>N</b> S |
| CE# Hold from rising edge of WE#      | AVD# toggled    | t <sub>CH1</sub>   | 0          | -                      | - • | ns         |
| CE# Hold from rising edge of WE#      | AVD# = CE#      | t <sub>CH2</sub>   | 0          | -                      | - 0 | ns         |
| WE# Pulse Width                       |                 | t <sub>WP</sub>    | 25         | -                      | 20  | ns         |
| WE# Pulse Width High                  |                 | t <sub>WPH</sub>   | 20         | -                      |     | ns         |
| AVD# Disable to WE# Disable           |                 | t <sub>VLWH</sub>  | 23.5       |                        | 7 - | ns         |
| WE# Disable to AVD# Enable            |                 | t <sub>WEA</sub>   | 7.5        | -\0                    | -   | ns         |
| CE# low to RDY valid                  |                 | t <sub>CR</sub>    | -          | 1                      | 10  | ns         |
| CE# Disable to Output High Z          |                 | t <sub>CEZ</sub>   | -          | <b>\( \lambda - \)</b> | 10  | ns         |
| OE# Disable to WE# Enable             |                 | t <sub>WEH</sub>   | 4          | <u> </u>               | -   | ns         |
| Erase Suspend Latency                 |                 | t <sub>ESL</sub>   | <b>O</b> = | _                      | 30  | μs         |
| Program Suspend Latency               |                 | t <sub>PSL</sub>   | NO.        | -                      | 30  | μs         |
| Latency between Read and Write Oper   | ations          | t <sub>SRW</sub>   | 70%        | -                      | -   | ns         |
| Erase Resume to Erase Suspend         |                 | t <sub>ERS</sub> 0 | 30         | -                      | -   | μs         |
| Program Resume to Program Suspend     | ot Rec          | tore               | 30         | _                      | _   | μs         |



Figure 11.14 Latched Asynchronous Write Mode (AVD# Toggling)

Case 1 : AVD# is toggled every write cycle



### Notes

- 1. VA = Valid Read Address, WD = Write Data.
- 2. Addresses latched by rising edge of AVD#.



Figure 11.15 Asynchronous Write Mode (AVD# Tied to CE#)

Case 2 : AVD# is synchronized with CE#



### Notes

- 1. VA = Valid Read Address, WD = Write Data.
- 2. Addresses latched by falling edge of WE#.

# 11.9.4





| Configuration<br>Register |        |                              | Programmab | ole Wait States                             |
|---------------------------|--------|------------------------------|------------|---------------------------------------------|
|                           | 0000 = |                              |            |                                             |
|                           | 0001 = |                              | 3rd        |                                             |
|                           | 0010 = |                              | 4th        |                                             |
| CR.14                     | 0011 = |                              | 5th        |                                             |
| CR.13                     | 0100 = |                              | 6th        |                                             |
| CR.12                     | 0101 = | initial data is valid on the | 7th        |                                             |
| CR.11                     | 0110 = |                              | 8th        | rising CLK edge after addresses are latched |
|                           | 0111 = | 7                            | 9th        |                                             |
|                           | 1000 = | 7                            | 10th       |                                             |
|                           | ·      |                              | •          |                                             |
|                           | -      |                              |            |                                             |
|                           | ٠      |                              | -          |                                             |
|                           | 1011 = |                              | 13th       | esidi.                                      |
|                           | 1100 = | Reserved                     |            | 0                                           |
|                           | 1111 = | 1 Coci veu                   |            |                                             |

Figure 11.17 Latency with Boundary cossing



### Notes

- 1. RDY active with data (CR.8 = 1 in the Configuration Register).
- 2. RDY active one clock cycle before data (CR.8 = 0 in the Configuration Register).
- 3. Figure shows the device not crossing a bank in the process of performing an erase or program.



Figure 11.18 Latency with Boundary Crossing into Bank Performing Embedded Operation



Document Number: 002-01101 Rev. \*I



Last Cycle in Read status (at least two cycles) in same bank Begin another Program or and/or array data from other bank write or program Sector Erase command sequence Command Sequence  $t_{WC}$ CE# OE#  $t_{\mathsf{OE}}$ tGHWI t<sub>OEH</sub> — WE# **←**t<sub>WP</sub>→ t<sub>ACC</sub>  $t_{\text{DS}} \\$  $t_{\text{OEZ}}$ Note
Breakpoints in waveforms indicate that system may alternately read than data from the non-busy bank while checking the status of the program or erase operation in the busy bank.  $t_{DH}$ Data 25h

Figure 11.19 Back-to-Back Read/Write Cycle Timings



#### 11.9.5 **Erase and Programming Performance**

| Paramete                                   | Parameter              |                     |                    | Max (Note 2)       | Unit | Comments                               |
|--------------------------------------------|------------------------|---------------------|--------------------|--------------------|------|----------------------------------------|
|                                            | 128 Kbyte              | $V_{CC}$            | 0.8/1.3 (6)        | 3.5                |      |                                        |
| Sector Erase Time (7)                      | 32 Kbyte               | $V_{CC}$            | 0.35/0.6 (6)       | 2                  |      | (Note 3)                               |
| Sector Erase Time (7)                      | 128 Kbyte              | ACC                 | 0.8 / 1.3 (6)      | 3.5                |      | (Note 3)                               |
|                                            | 32 Kbyte               | ACC                 | 0.35 / 0.6 (6)     | 2                  |      |                                        |
|                                            |                        |                     | 78/126 (128 Mbit)  | 154/250 (128 Mbit) | s    |                                        |
|                                            |                        | V <sub>CC</sub> (6) | 155/251 (256 Mbit) | 308/500 (256 Mbit) |      |                                        |
| Chip Erase Time (7)                        |                        | (0)                 | 308/500 (512 Mbit) | 612/998 (512 Mbit) |      |                                        |
| Chip Erase Time (7)                        |                        |                     | 78/126 (128 Mbit)  | 154/250 (128 Mbit) |      |                                        |
|                                            |                        | ACC                 | 155/251 (256 Mbit) | 308/500 (256 Mbit) |      |                                        |
|                                            |                        |                     | 308/500 (512 Mbit) | 612/998 (512 Mbit) |      |                                        |
| Single Word Program Time                   |                        | V <sub>CC</sub>     | 130                | 400                |      | . 17                                   |
| Effective Word Programming Time            | using Program          | V <sub>CC</sub>     | 12.5               | 94                 |      |                                        |
| Write Buffer                               |                        | ACC                 | 8                  | 60                 | μs   | Excludes system level verhead (Note 4) |
| Total 32-Word Buffer Programming           | a Timo                 | V <sub>CC</sub>     | 400                | 3000               | <    |                                        |
| Total 32-Word Buller Programming           | y rime                 | ACC                 | 256                | 1920               | 4    | •                                      |
|                                            |                        |                     | 105 (128 Mbit)     | 210 (128 Mbit)     | 37.  |                                        |
|                                            |                        | $V_{CC}$            | 210 (256 Mbit)     | 420 (256 Mbit)     | 7    |                                        |
| Chip Programming Time                      |                        |                     | 420 (512 Mbit)     | 840 (512 Mbit)     |      | Excludes system level                  |
| (using 32 word buffer)                     |                        |                     | 68 (128 Mbit)      | 136 (128 Mbit)     | S    | overhead (Note 4)                      |
|                                            |                        | ACC                 | 135 (256 Mbit)     | 270 (256 Mbit)     |      |                                        |
|                                            |                        |                     | 269 (512 Mbit)     | 538 (512 Mbit)     |      |                                        |
| Erase Suspend/Erase Resume (t <sub>E</sub> | SL)                    |                     | <b>\</b>           | <b>3</b> 0         | μs   |                                        |
| Program Suspend/Program Resul              | me (t <sub>PSL</sub> ) |                     | 7/0                | 30                 | μs   |                                        |
| Blank Check                                |                        |                     | -6)                | 1                  | ms   |                                        |

### Notes

- $^{\circ}$ C, 1.8 V V<sub>CC</sub>, 10,000 cycles. Additionally, programming typically assumes a checkerboard 1. Typical program and erase times assume the following condition

- 3. In the pre-programming step of the Embedded Erase slobrithm, all words are programmed to 00h before erasure.
  4. System-level overhead is the time required to execute the bus-cycle sequence for the program command. See Table 12.1 on page 63 for further information on
- 5. The device has a minimum erase and program cycle endurance of 100,000 cycles.
- The first value is excluding pre-programming time, while the second value is inclusive of pre-programming time for the FFFFh pattern, with status polling rate as 400
- 7. The erase time is calculated from the time of issuing erase command to the completion of erase operation (indicated by status register).



# 12. Appendix

This section contains information relating to software control or interfacing with the flash device.

# 12.1 Command Definitions

Where appropriate, addresses are listed in both 16-bit word mode for the flash device address space and byte mode for the system address space. The byte address is listed above the word address.

Table 12.1 Command Definitions (Sheet 1 of 2)

|        |                       |        | Bus Cycles (Notes 1–5) |          |                      |           |                      |       |                      |        |  |
|--------|-----------------------|--------|------------------------|----------|----------------------|-----------|----------------------|-------|----------------------|--------|--|
|        |                       | SS     | First                  |          | Seco                 | Second    |                      | Third |                      | Fourth |  |
|        | Command Sequence      | Cycles | Addr<br>Byte<br>Word   | Data     | Addr<br>Byte<br>Word | Data      | Addr<br>Byte<br>Word | Date  | Addr<br>Byte<br>Word | Data   |  |
| Read   | d                     | 1      | RA                     | RD       |                      |           |                      | (1)   |                      |        |  |
| Rese   | et                    | 1      | XX                     | F0       |                      |           | - (                  | 2,2   |                      |        |  |
| Write  | e Buffer Load (9)     | 4-35   | (SA) AAA<br>(SA) 555   | 25       | (SA) 555<br>(SA) AAA | WC        | (SA) PA              | PD    | (SA) PA (13)         | PD     |  |
| Buffe  | er to Flash           | 1      | (SA) AAA<br>(SA) 555   | 29       |                      |           | (SA) PA              |       |                      |        |  |
| Chip   | Erase                 | 2      | (SA) AAA<br>(SA) 555   | 80       | (SA) 555<br>(SA) AAA | 14        |                      |       |                      |        |  |
| Sect   | or Erase              | 2      | (SA) AAA<br>(SA) 555   | 80       | (SA) 555<br>(SA) AAA | 30        |                      |       |                      |        |  |
| Statu  | ıs Register Read      | 2      | (SA) AAA<br>(SA) 555   | 70       | (SA) AAA             | RR        |                      |       |                      |        |  |
| Statu  | ıs Register Clear     | 1      | (SA) AAA<br>(SA) 555   | 71       | 6                    |           |                      |       |                      |        |  |
| Prog   | ram Suspend (6)       | 1      | XXX                    | 5/       |                      |           |                      |       |                      |        |  |
| Prog   | ram Resume (6)        | 1      | XXX                    | 50       |                      |           |                      |       |                      |        |  |
| Eras   | e Suspend (7)         | 1      | XXX                    | B0       |                      |           |                      |       |                      |        |  |
| Eras   | e Resume (7)          | 1      | XX C                   | 30       |                      |           |                      |       |                      |        |  |
| Blanl  | k Check (14)          | 1      | (SA) AAA<br>(SA) 555   | 33       |                      |           |                      |       |                      |        |  |
| Sect   | or Lock/Unlock        | 4      | AAA<br>555             | 60       | 555<br>AAA           | 60        | SLA                  | 60    |                      |        |  |
| Sect   | or Lock Range         | 4      | AAA<br>555             | 60       | 555<br>AAA           | 60        | SLA                  | 61    | SLA                  | 61     |  |
|        |                       | •      |                        | ID/CF    | I Command De         | finitions |                      |       | •                    |        |  |
| N.     | ID/CFI Entry (8) (11) | 1      | (SA) XAA<br>(SA) X55   | 90 or 98 |                      |           |                      |       |                      |        |  |
| ID/CFI | ID/CFI Read           | 1      | (SA) RA                | data     |                      |           |                      |       |                      |        |  |
| Ī      | ID/CFI Exit           | 1      | XXX                    | F0       |                      |           |                      |       |                      |        |  |



Table 12.1 Command Definitions (Sheet 2 of 2)

|                        |                                             |        |                      |               |                      | Bus Cycle     | es (Notes 1-5)       |      |                      |      |
|------------------------|---------------------------------------------|--------|----------------------|---------------|----------------------|---------------|----------------------|------|----------------------|------|
|                        |                                             | es     | Fir                  | st            | Seco                 | ond           | Thir                 | rd   | Four                 | th   |
|                        | Command Sequence                            | Cycles | Addr<br>Byte<br>Word | Data          | Addr<br>Byte<br>Word | Data          | Addr<br>Byte<br>Word | Data | Addr<br>Byte<br>Word | Data |
| <b>1</b> 5             | Configuration Register<br>Entry (8) (11)    | 1      | (SA) AAA<br>(SA) 555 | D0            |                      |               |                      |      |                      |      |
| Registe                | Write Buffer Load                           | 3      | (SA) AAA<br>(SA) 555 | 25            | (SA) 555<br>(SA) AAA | 0             | (SA)<br>X00(SA) X00  | PD   |                      |      |
| Configuration Register | Buffer to Flash<br>(Configuration Register) | 1      | (SA) AAA<br>(SA) 555 | 29            |                      |               |                      |      |                      |      |
| Confi                  | Configuration Register<br>Read              | 1      | (SA)<br>X00(SA) X00  | RR            |                      |               |                      | 76   |                      |      |
|                        | Configuration Register Exit                 | 1      | XXX                  | F0            |                      |               |                      |      |                      |      |
|                        |                                             |        |                      | SSR Lo        | ck Command [         | Definitions   | _0                   |      |                      |      |
|                        | SSR Lock Entry (8) (11)                     | 1      | (SA) AAA<br>(SA) 555 | 40            |                      |               |                      |      |                      |      |
| Lock                   | Write Buffer Load (9)                       | 3      | (SA) AAA<br>(SA) 555 | 25            | (SA) 555<br>(SA) AAA | 0             | (SA) 00              | FE   |                      |      |
| SSR Lock               | Buffer to Flash                             | 1      | (SA) AAA<br>(SA) 555 | 29            |                      | 170.          |                      |      |                      |      |
|                        | SSR Lock Read                               | 1      | (SA) XXX             | RR            |                      | <del>XO</del> |                      |      |                      |      |
|                        | SSR Lock Exit                               | 1      | XXX                  | F0            |                      | <b>&gt;</b>   |                      |      |                      |      |
|                        |                                             |        | ;                    | Secure Silico | n Region Corn        | nand Definit  | ions                 |      |                      |      |
| lon                    | Secure Silicon Region Entry (8) (11)        | 1      | (SA) AAA<br>(SA) 555 | 88            | orlo                 |               |                      |      |                      |      |
| Secure Silicon Region  | Write Buffer Load (9)                       | 4-35   | (SA) AAA<br>(SA) 555 | 25            | (SA) 555<br>(SA) AAA | WC            | (SA) PA (12)         | PD   | (SA) PA (13)         | PD   |
| ure Silic              | Buffer to Flash                             | 1      | (SA) AAA<br>(SA) 555 | -029          |                      |               |                      |      |                      |      |
| Sec                    | Secure Silicon Region Read                  | 1      | (SA) RA              | RD            |                      |               |                      |      |                      |      |
|                        | Secure Silicon Region Exit                  | 1      |                      | F0            |                      |               |                      |      |                      |      |

## Legend

X = Don't care

RA = Address of the location to be rea

RD = Read Data from location RA during read operation.

RR = Read Register value

PA = Address of the memory location to be programmed.

PD = Data to be programmed at location PA.

BA = Address bits sufficient to select a bank

SA = Address bits sufficient to select a sector

WBL = Write Buffer Location. Address must be within the same write buffer page as PA.

 $WC = Word\ Count.\ Number\ of\ write\ buffer\ locations\ to\ load\ minus\ 1.$ 

### Notes

- 1. See Section 8., Device Operations on page 23 for description of bus operations.
- 2. All values are in hexadecimal. All addresses are shown both in terms of system viewpoint byte address above the flash viewpoint word address where system address a-max to a1 is connected to flash A-max to A0. Low order address bit patterns in commands, that are below the bits that specify (BA) or (SA), are relevant only on system address signals a11 to a1 i.e. flash address signals A10 to A0. In commands using address bit patterns as part of the command recognition the address bits above system a11 (flash A10) and below (BA) or (SA) are don't care. System a0 is also don't care because it is not connected to the flash address inputs.
- 3. Except for the following, all bus cycles are write cycle: read cycle during Read, ID/CFI Read (Manufacturing ID, Device ID, Indicator Bits), Configuration Register read, Secure Silicon Region Read, SSR Lock Read, and 2nd cycle of Status Register Read
- 4. Data bits DQ15-DQ8 are don't care in command sequences, except for RD, PD, and WD.
- 5. Writing incorrect address and data values or writing them in the improper sequence may place the device in an unknown state. The system must write the reset command to return the device to reading array data



- 6. The Program Resume command is valid only during the Program Suspend mode/state.
- 7. The Erase Resume command is valid only during the Erase Suspend mode/state.
- 8. Command is valid when all banks are ready to read array data.
- 9. The total number of cycles in the command sequence is determined by the number of words written to the write buffer.
- 10. ACC must be at  $V_{HH}$  during the entire operation of this command
- 11. Entry commands are needed to enter a specific mode to enable instructions only available within that mode.
- 12. Must be the lowest word address of the words being programmed within the 32 word write buffer page. This is not necessarily the lowest address of the page. Data words are loaded into the write page buffer in sequential order from lowest to highest address.
- 13. Subsequent addresses must fall within the same Sector and Page as the initial starting address.
- 14. Blank Check is only functional in Asynchronous Read mode (Configuration Register CR[15] = 1).

# 12.2 Device ID and Common Flash Memory Interface Address Map

The Device ID fields occupy the first 32 bytes of address space followed by the Common Flash Interface data structure. The Common Flash Interface (CFI) specification defines a standardized data structure containing device specific parameter, structure, and feature set information, which allows vendor-specified software algorithms to be used for entre amilies of devices. Software support can then be device-independent, JEDEC ID-independent, and forward- and back-ward-compatible for the specified flash device families. Flash driver software can be standardized for long-term compatibility.

This device enters the ID/CFI mode when the system writes the ID/CFI Query command 90h or 98h, to address (SA)55h any time all banks are in read mode (the CU is in Idle State). The system can then read ID and CFI information at the addresses, within the selected sector, given in the following tables. To terminate reading ID/CFI, the system must write the reset command.

Document Number: 002-01101 Rev. \*I



Table 12.2 ID/CFI Data (Sheet 1 of 5)

|                       | Word Offset | Byte Offset |                                                                                                                                                                                                                                                                                                                                         | DATA          |                |                                                                                                                              |  |
|-----------------------|-------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------------|------------------------------------------------------------------------------------------------------------------------------|--|
|                       | Address     | Address     | WS512R                                                                                                                                                                                                                                                                                                                                  | WS256R        | WS128R         | Description                                                                                                                  |  |
|                       | (SA) + 00h  | (SA) + 00h  |                                                                                                                                                                                                                                                                                                                                         | 0001h         | <u>.</u>       | Spansion Manufacturer ID                                                                                                     |  |
|                       | (SA) + 01h  | (SA) + 02h  | (WS) 007Eh                                                                                                                                                                                                                                                                                                                              | (WS) 007Eh    | (WS) 007Eh     | Device ID, Word 1 Extended ID address code. Indicates an extended two byte device ID is located at byte address 1Ch and 1Eh. |  |
|                       | (SA) + 02h  | (SA) + 04h  |                                                                                                                                                                                                                                                                                                                                         | 00FFh         |                | Reserved                                                                                                                     |  |
|                       | (SA) + 03h  | (SA) + 06h  |                                                                                                                                                                                                                                                                                                                                         | 00FFh         |                | Revision ID                                                                                                                  |  |
|                       | (SA) + 04h  | (SA) + 08h  |                                                                                                                                                                                                                                                                                                                                         | 00FFh         |                | Reserved                                                                                                                     |  |
|                       | (SA) + 05h  | (SA) + 0Ah  |                                                                                                                                                                                                                                                                                                                                         | 00FFh         |                | Reserved                                                                                                                     |  |
|                       | (SA) + 06h  | (SA) + 0Ch  |                                                                                                                                                                                                                                                                                                                                         | 00FFh         |                | ID Version                                                                                                                   |  |
|                       | (SA) + 07h  | (SA) + 0Eh  |                                                                                                                                                                                                                                                                                                                                         | 00BFh         |                | Reserved                                                                                                                     |  |
|                       | (SA) + 08h  | (SA) + 10h  |                                                                                                                                                                                                                                                                                                                                         | 00FFh         |                | Reserved                                                                                                                     |  |
| _                     | (SA) + 09h  | (SA) + 12h  |                                                                                                                                                                                                                                                                                                                                         | 00FFh         |                | Reserved                                                                                                                     |  |
| atior                 | (SA) + 0Ah  | (SA) + 14h  |                                                                                                                                                                                                                                                                                                                                         | 00FFh         |                | Reserved                                                                                                                     |  |
| tifica                | (SA) + 0Bh  | (SA) + 16h  |                                                                                                                                                                                                                                                                                                                                         | 00FFh         |                | Reserved                                                                                                                     |  |
| Device Identification | (SA) + 0Ch  | (SA) + 18h  | Bit 0 - Status Register Support  1 = Status Register Supported  0 = Status register not Supported  Bit 1 - DQ Polling Support  1 = DQ bits polling supported  0 = DQ bits polling not supported  Bit 3-2 - Command Set Support  11 = Reserved  10 = Reserved  01 = Reduced Command Set  00 = Old Command Set  Bit 4-F - 00Fh - Reserved |               |                | Lower Software Bits                                                                                                          |  |
|                       | (SA) + 0Dh  | (SA) + 1Ah  |                                                                                                                                                                                                                                                                                                                                         | 00FFh         |                | Upper Software Bits<br>Reserved                                                                                              |  |
|                       | (SA) + 0Eh  | (SA) + 1Ch  | 0025h                                                                                                                                                                                                                                                                                                                                   | 0026h         | 0027h          | High Order Device ID, Word 2                                                                                                 |  |
|                       | (SA) + 0Fh  | (SA) + 1Eh  | 0003h                                                                                                                                                                                                                                                                                                                                   | <b>0</b> 003h | 0003h          | Low Order Device ID, Word 3                                                                                                  |  |
|                       |             |             | ν, Χ                                                                                                                                                                                                                                                                                                                                    | CFI Query     | Identification | String                                                                                                                       |  |
|                       | (SA) + 10h  | (SA) + 20h  | 10,                                                                                                                                                                                                                                                                                                                                     | 0051h         |                |                                                                                                                              |  |
|                       | (SA) + 11h  | (SA) + 22h  | 7                                                                                                                                                                                                                                                                                                                                       | 0052h         |                | Query Unique ASCII string "QRY"                                                                                              |  |
|                       | (SA) + 12h  | (SA) + 24h  |                                                                                                                                                                                                                                                                                                                                         | 0059h         |                |                                                                                                                              |  |
|                       | (SA) + 13h  | (SA) + 26h  |                                                                                                                                                                                                                                                                                                                                         | 0002h         |                | Primary Algorithm Command Set (Spansion = 0002h)                                                                             |  |
| CFI                   | (SA) + 14h  | (SA) + 28h  |                                                                                                                                                                                                                                                                                                                                         | 0000h         |                | Timary Algorithm Command Set (Spansion = 0002h)                                                                              |  |
| ၁                     | (SA) + 15h  | (SA) + 2Ah  |                                                                                                                                                                                                                                                                                                                                         | 0040h         |                | Address for Primary Extended Table                                                                                           |  |
|                       | (SA) + 16h  | (SA) + 2Ch  |                                                                                                                                                                                                                                                                                                                                         | 0000h         |                | Address for Filling's Extended Table                                                                                         |  |
|                       | (SA) + 17h  | (SA) + 2Eh  |                                                                                                                                                                                                                                                                                                                                         | 0000h         |                | Alternate Algorithm Command Set (00h = none exists)                                                                          |  |
|                       | (SA) + 18h  | (SA) + 30h  |                                                                                                                                                                                                                                                                                                                                         | 0000h         |                | Alternate Algorithm Command Set (0011 = 11011e exists)                                                                       |  |
|                       | (SA) + 19h  | (SA) + 32h  |                                                                                                                                                                                                                                                                                                                                         | 0000h         |                | Address for Secondary Algorithm extended Query Table                                                                         |  |
|                       | (SA) + 1Ah  | (SA) + 34h  |                                                                                                                                                                                                                                                                                                                                         | 0000h         |                | (00h = none exists)                                                                                                          |  |



Table 12.2 ID/CFI Data (Sheet 2 of 5)

|                        | Word Offset | Byte Offset         |          | DATA   |        |                                                                                                                 |
|------------------------|-------------|---------------------|----------|--------|--------|-----------------------------------------------------------------------------------------------------------------|
|                        | Address     | Address             | WS512R   | WS256R | WS128R | Description                                                                                                     |
|                        |             |                     |          | ing    |        |                                                                                                                 |
|                        | (SA) + 1Bh  | A) + 1Bh (SA) + 36h | 6h 0017h |        |        | V <sub>CC</sub> Logic Supply Minimum Program/Erase or Write voltage                                             |
|                        | (3A) + IBII | (SA) + 3011         |          | 001711 |        | D7-D4: Volt<br>D3-D0: 100 millivolt                                                                             |
|                        | (SA) + 1Ch  | (SA) + 38h          |          | 0019h  |        | V <sub>CC</sub> Logic Supply Maximum Program/Erase or Write voltage                                             |
|                        |             |                     | 001011   |        |        | D7-D4: Volt<br>D3-D0: 100 millivolt                                                                             |
| rface                  | (SA) + 1Dh  | (SA) + 3Ah          |          | 0085h  |        | $V_{PP}$ [Programming] Supply Minimum Program/Erase voltage (00h = no $V_{PP}$ pin present)                     |
| sh Inte                | (SA) + 1Eh  | (SA) + 3Ch          |          | 0095h  |        | V <sub>PP</sub> [Programming] Supply Maximum Rro (ran) Erase voltage (00h = no V <sub>PP</sub> pin present)     |
| Common Flash Interface | (SA) + 1Fh  | (SA) + 3Eh          | 0008h    |        |        | Typical Word Programming Time per single word $2^{N}$ $\mu$ s (e.g. < or = 32 $\mu$ s)                          |
| Somme                  | (SA) + 20h  | (SA) + 40h          |          | 0009h  |        | Typical Program Time for programming the complete buffer $2^N \mu s$ (e.g. < or = 216 us) (00h = not supported) |
|                        | (SA) + 21h  | (SA) + 42h          |          | 000Ah  |        | Typical Time for Sector Frase 2 <sup>N</sup> μs                                                                 |
|                        | (SA) + 22h  | (SA) + 44h          | 0013h    | 0012h  | 0011h  | Typical Time for unitable erase $2^N \mu s$ (00h = not supported)                                               |
|                        | (SA) + 23h  | (SA) + 46h          |          | 0003h  |        | Max. Program Time per single word [2 <sup>N</sup> times typical value]                                          |
|                        | (SA) + 24h  | (SA) + 48h          |          | 0003h  |        | Mac. Program Time using buffer [2 <sup>N</sup> times typical value]                                             |
|                        | (SA) + 25h  | (SA) + 4Ah          |          | 0003h  | ۲      | a. Time for sector erase [2 <sup>N</sup> times typical value]                                                   |
|                        | (SA) + 26h  | (SA) + 4Ch          |          | 0003h  | S.U.   | Max. Time for full chip erase [2" times typical value] (00h = not supported)                                    |
|                        |             |                     | NotP     | econ   |        |                                                                                                                 |



Table 12.2 ID/CFI Data (Sheet 3 of 5)

|                        | Word Offset | Byte Offset    |                                                                                                                                         | DATA                                           |                                                  |                                                                                                                                              |
|------------------------|-------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
|                        | Address     | Address        | WS512R                                                                                                                                  | WS256R                                         | WS128R                                           | Description                                                                                                                                  |
|                        |             |                |                                                                                                                                         | Device G                                       | eometry Defii                                    | nition                                                                                                                                       |
|                        | (SA) + 27h  | (SA) + 4Eh     | 001Ah                                                                                                                                   | 0019h                                          | 0018h                                            | Device Size = 2 <sup>N</sup> byte                                                                                                            |
|                        | (SA) + 28h  | (SA) + 50h     |                                                                                                                                         | 0001h                                          |                                                  | Flash Device Interface  0h = x8  1h = x16  2h = x8/x16  3h = x32 [lower byte]                                                                |
|                        | (SA) + 29h  | (SA) + 52h     |                                                                                                                                         | 0000h                                          |                                                  | [upper byte] (00h = not supported)                                                                                                           |
|                        | (SA) + 2Ah  | (SA) + 54h     |                                                                                                                                         | 0006h                                          |                                                  | Max. number of bytes in multi-byte buffer write = 2 <sup>N</sup> [lower byte]                                                                |
|                        | (SA) + 2Bh  | (SA) + 56h     |                                                                                                                                         | 0000h                                          |                                                  | [upper byte] (00h = not supported)                                                                                                           |
|                        | (SA) + 2Ch  | (SA) + 58h     |                                                                                                                                         | 001h Uniform<br>2h Top or Botto                | om                                               | Number of Erase Block Regions within the device semaining one or more contiguous Erase Blocks of the same size)                              |
|                        | (SA) + 2Dh  | 2Dh (SA) + 5Ah | 00FF<br>(Top B                                                                                                                          |                                                | 007Eh<br>(Top Boot)<br>ot)                       | Erase Block Region 1 information [lower byte] - Number of Erase sectors minus one, of identical size within the Frase Block Region. Example: |
| e o                    |             |                | 00FFh (U                                                                                                                                | `                                              | 007Fh<br>(Uniform)                               | 00h = 1 sector:<br>01h = 2 sector                                                                                                            |
| Common Flash Interface | (SA) + 2Eh  | (SA) + 5Ch     | 0001h<br>(Top Boot or<br>Uniform)                                                                                                       | Boot or (Top Boot or Uniform)                  |                                                  | [uppe bytě]                                                                                                                                  |
| on Fla                 |             |                | 000h<br>(Bottom Boot)                                                                                                                   |                                                | 00h<br>n Boot)                                   | e <sup>C</sup>                                                                                                                               |
| Comm                   | (SA) + 2Fh  | (SA) + 5Eh     | `                                                                                                                                       | Top Boot or Ur<br>Oh (Bottom Bo                |                                                  | [lower byte] - Sector Size in bytes divided by 256 (n [bytes]h = sector size / 256)                                                          |
|                        | (SA) + 30h  | (SA) + 60h     |                                                                                                                                         | Oh (Bottom Bo<br>Top Boot or Ur                | . •                                              | [upper byte]                                                                                                                                 |
|                        | (SA) + 31h  | (SA) + 62h     | 0003h<br>(Top Boot)<br>00FEh<br>(Bottom Boot)                                                                                           | (Top Foot)  OFEN (Bottom Boot)  OFFN (Uniform) | 0003h<br>(Top Boot)<br>007Eh<br>(Bottom<br>Boot) |                                                                                                                                              |
|                        | (SA) + 32h  | (SA) + 64h     | 000h (Top<br>Boot)         0000h<br>(Top Boot)         0000h<br>(Top Boot)           0001h<br>(Bottom Boot)         0000h (Bottom Boot) |                                                | (Top Boot)                                       | Erase block Region 2 Information                                                                                                             |
|                        |             |                |                                                                                                                                         | 00FFh<br>(Uniform)                             |                                                  |                                                                                                                                              |
|                        | (SA) + 33h  | (SA) + 66h     | `                                                                                                                                       | ottom Boot or U<br>80h (Top Boot               | ,                                                |                                                                                                                                              |
|                        | (SA) + 34h  | (SA) + 68h     |                                                                                                                                         | 2h (Bottom Bo<br>Top Boot or Ur                | ,                                                |                                                                                                                                              |



Table 12.2 ID/CFI Data (Sheet 4 of 5)

|                        | Word Offset | Byte Offset |              | DATA                                                |               |                                                                                                                                                                                                                                                                                                       |
|------------------------|-------------|-------------|--------------|-----------------------------------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                        | Address     | Address     | WS512R       | WS256R                                              | WS128R        | Description                                                                                                                                                                                                                                                                                           |
|                        |             |             | Prir         | mary Algorithn                                      | n-Specific Ex | tended Query                                                                                                                                                                                                                                                                                          |
|                        | (SA) + 40h  | (SA) + 80h  |              | 0050h                                               |               |                                                                                                                                                                                                                                                                                                       |
|                        | (SA) + 41h  | (SA) + 82h  |              | 0052h                                               |               | Query Unique ASCII string "PRI"                                                                                                                                                                                                                                                                       |
|                        | (SA) + 42h  | (SA) + 84h  | 0049h        |                                                     |               |                                                                                                                                                                                                                                                                                                       |
|                        | (SA) + 43h  | (SA) + 86h  | 0031h        |                                                     |               | Major CFI version number, ASCII                                                                                                                                                                                                                                                                       |
|                        | (SA) + 44h  | (SA) + 88h  |              | 0034h                                               |               | Minor CFI version number, ASCII                                                                                                                                                                                                                                                                       |
|                        | (SA) + 45h  | (SA) + 8Ah  |              | 0020h                                               |               | Address Sensitive Unlock (Bits 1-0):  00b = Required  01b = Not required  Process Technology (Bits 5-2)  0011b = 130 nm Floating-Gate Technology  0100b = 110 nm MirrorBit Technology  0101b = 90 nm Floating-Gate Technology  0110b = 90 nm MirrorBit Technology  1000b = 65 nm MirrorBit Technology |
|                        | (SA) + 46h  | (SA) + 8Ch  |              | 0002h                                               |               | Erase Suspend  0= Not supported  1 = To Read ONV  2 = To Read White                                                                                                                                                                                                                                   |
|                        | (SA) + 47h  | (SA) + 8Eh  |              | 0001h                                               |               | Sector Protection per Group  0 = so Supported  x = number of sectors in per group                                                                                                                                                                                                                     |
| пасе                   | (SA) + 48h  | (SA) + 90h  |              | 0000h                                               | 5             | Temporary Unprotect 00h = Not Supported 01h = Supported                                                                                                                                                                                                                                               |
| Common Flash Interrace | (SA) + 49h  | (SA) + 92h  |              | 0009h                                               | nel           | Sector Protect/Unprotect scheme  08h = Advanced Sector Protection  09h = Single-Sector Lock + Sector Lock Range                                                                                                                                                                                       |
| mmon                   | (SA) + 4Ah  | (SA) + 94h  | 0020h        | 0010b                                               | 0008h         | Simultaneous Operations<br>Number of Sectors in all banks except Boot Bank                                                                                                                                                                                                                            |
| 20                     | (SA) + 4Bh  | (SA) + 96h  | Q            | <b>20001h</b>                                       |               | Burst Mode Type 00h = Not Supported 01h = Supported                                                                                                                                                                                                                                                   |
|                        | (SA) + 4Ch  | (SA) + 98h  | 0002h (WS-R) |                                                     |               | Page Mode Type 00h = Not Supported 01h = 4-Word Page 02h = 8-Word Page 04h = 16-Word Page                                                                                                                                                                                                             |
|                        | (SA) + 4Dh  | (SA) + 9Ah  |              | 0085h                                               |               | ACC (Acceleration) Supply Minimum 00h = Not Supported D7-D4: Volt D3-D0: 100 millivolt                                                                                                                                                                                                                |
|                        | (SA) + 4Eh  | (SA) + 9Ch  |              | 0095h                                               |               | ACC (Acceleration) Supply Maximum  00h = Not Supported  D7-D4: Volt  D3-D0: 100 millivolt                                                                                                                                                                                                             |
|                        | (SA) + 4Fh  | (SA) + 9Eh  | 000          | 003h (Top Boot)<br>2h (Bottom Boo<br>(Uniform or No | ot)           | Top/Bottom Sector Flag  00h = No Boot  01h = Dual Boot  02h = Bottom boot  03h = Top boot  04h = Uniform Bottom Boot  05h = Uniform Top Boot;                                                                                                                                                         |
|                        | (SA) + 50h  | (SA) + A0h  |              | 0001h                                               |               | Program Suspend  00h = Not Supported  01h= Supported                                                                                                                                                                                                                                                  |



Table 12.2 ID/CFI Data (Sheet 5 of 5)

|                        | Word Offers            | Puto Offers            |                                      | DATA                                    |                                         |                                                                                                                                       |
|------------------------|------------------------|------------------------|--------------------------------------|-----------------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
|                        | Word Offset<br>Address | Byte Offset<br>Address | WS512R                               | WS256R                                  | WS128R                                  | Description                                                                                                                           |
|                        | (SA) + 51h             | (SA) + A2h             |                                      | 0000h                                   |                                         | Unlock Bypass<br>00h = Not Supported                                                                                                  |
|                        | (SA) + 52h             | (SA) + A4h             |                                      | 0008h                                   |                                         | Secure Silicon Region (Customer SSR Area) Size 2 <sup>N</sup> bytes                                                                   |
|                        | (SA) + 53h             | (SA) + A6h             |                                      | 000Eh                                   |                                         | Hardware Reset Low Time-out until reset is completed during an embedded algorithm - Maximum 2 <sup>N</sup> ns (e.g. 10 µs => n = E)   |
|                        | (SA) + 54h             | (SA) + A8h             |                                      | 000Eh                                   |                                         | Hardware Reset Low Time-out until reset is completed not during an embedded algorithm - Maximum $2^{N}$ ns (e.g. 10 $\mu$ s => n = E) |
|                        | (SA) + 55h             | (SA) + AAh             |                                      | 0005h                                   |                                         | Erase Suspend Time-out Maximum 2 <sup>N</sup> µs                                                                                      |
|                        | (SA) + 56h             | (SA) + ACh             |                                      | 0005h                                   |                                         | Program Suspend Time-out Maximum 2 <sup>N</sup> S                                                                                     |
|                        | (SA) + 57h             | (SA) + AEh             |                                      | 0010h                                   |                                         | Bank Organization: X= Number of bark                                                                                                  |
|                        | (SA) + 58h             | (SA) + B0h             | 0023h<br>(Bottom Boot)<br>0020h      | 0013h<br>(Bottom<br>Boot)<br>0010h      | 000Bh<br>(Bottom<br>Boot)               | Bank 0 Region Information X= Number of sectors in bank                                                                                |
|                        |                        |                        | (Top Boot or<br>Uniform)             | (Top Boot or<br>Uniform)                | (Top Boot or<br>Uniform)                | 40,                                                                                                                                   |
|                        | (SA) + 59h             | (SA) + B2h             | 0020h                                | 0010h                                   | 0008h                                   | Bank 1 Region Information. X= Number of Sectors in bank                                                                               |
| e                      | (SA) + 5Ah             | (SA) + B4h             | 0020h                                | 0010h                                   | 0008h                                   | Ban 2 Region Information. X= Number of sectors in bank                                                                                |
| Common Flash Interface | (SA) + 5Bh             | (SA) + B6h             | 0020h                                | 0010h                                   | 0008h                                   | ark 3 Region Information.  = Number of sectors in bank                                                                                |
| Flash I                | (SA) + 5Ch             | (SA) + B8h             | 0020h                                | 0010h                                   | •@ <sub>1</sub>                         | Bank 4 Region Information. X= Number of sectors in bank                                                                               |
| nomu                   | (SA) + 5Dh             | (SA) + BAh             | 0020h                                | 0010h                                   | 0008h                                   | Bank 5 Region Information.<br>X= Number of sectors in bank                                                                            |
| Col                    | (SA) + 5Eh             | (SA) + BCh             | 0020h                                | ر<br>(وس                                | 0008h                                   | Bank 6 Region Information.<br>X= Number of sectors in bank                                                                            |
|                        | (SA) + 5Fh             | (SA) + BEh             | 0020h                                | <b>2</b> 0010h                          | 0008h                                   | Bank 7 Region Information.<br>X= Number of sectors in bank                                                                            |
|                        | (SA) + 60h             | (SA) + C0h             | 0020                                 | 0010h                                   | 0008h                                   | Bank 8 Region Information. X= Number of sectors in bank                                                                               |
|                        | (SA) + 61h             | (SA) + C2h             | 0020h                                | 0010h                                   | 0008h                                   | Bank 9 Region Information. X= Number of sectors in bank                                                                               |
|                        | (SA) + 62h             | (SA) + C4h             | 0020h                                | 0010h                                   | 0008h                                   | Bank 10 Region Information.<br>X= Number of sectors in bank                                                                           |
|                        | (SA) + 63h             | (SA) + C6h             | 0020h                                | 0010h                                   | 0008h                                   | Bank 11 Region Information.<br>X= Number of sectors in bank                                                                           |
|                        | (SA) + 64h             | (SA) + C8h             | 0020h                                | 0010h                                   | 0008h                                   | Bank 12 Region Information.<br>X= Number of sectors in bank                                                                           |
|                        | (SA) + 65h             | (SA) + CAh             | 0020h                                | 0010h                                   | 0008h                                   | Bank 13 Region Information.<br>X= Number of sectors in bank                                                                           |
|                        | (SA) + 66h             | (SA) + CCh             | 0020h                                | 0010h                                   | 0008h                                   | Bank 14 Region Information.<br>X= Number of sectors in bank                                                                           |
|                        |                        |                        | 0023h                                | 0013h                                   | 000Bh                                   |                                                                                                                                       |
|                        |                        |                        | (Top Boot)                           | (Top Boot)                              | (Top Boot)                              | Dark 45 Darian Information                                                                                                            |
|                        | (SA) + 67h             | (SA) + CEh             | 0020h<br>(Bottom Boot<br>or Uniform) | 0010h<br>(Bottom<br>Boot or<br>Uniform) | 0008h<br>(Bottom<br>Boot or<br>Uniform) | Bank 15 Region Information. X= Number of sectors in bank                                                                              |



# 13. Revision History

| Section                                                         | Description                                                                                                                                                                                                                                                                                                                               |
|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Revision 01 (March 28, 2007)                                    |                                                                                                                                                                                                                                                                                                                                           |
|                                                                 | Initial release                                                                                                                                                                                                                                                                                                                           |
| Revision 02 (April 24, 2007)                                    |                                                                                                                                                                                                                                                                                                                                           |
| Device ID and Common Flash Memory<br>Interface Address Map      | Updated device ID for word offset 03H to 00FFh                                                                                                                                                                                                                                                                                            |
| Revision 03 (March 19, 2008)                                    |                                                                                                                                                                                                                                                                                                                                           |
| Effective Write Buffer Programming (V <sub>CC</sub> ) Per Byte  | Changed Typical value from 4.7μs to 9.6 μs                                                                                                                                                                                                                                                                                                |
| Effective Write Buffer Programming (V <sub>ACC</sub> ) Per Byte | Changed Typical value from 2.5 µs to 6 µs                                                                                                                                                                                                                                                                                                 |
| Typical Program & Erase Time                                    | Change Sector Erase (32 KByte Sector) from 0.3s to 0.355s                                                                                                                                                                                                                                                                                 |
| Product Ordering Information                                    | Added package, boot configuration and frequency information to ordering information                                                                                                                                                                                                                                                       |
| Valid Combination Table                                         | Removed WS2901GR Added model # 00 and 02 for boot configuration                                                                                                                                                                                                                                                                           |
| Block Diagram                                                   | Renamed V <sub>PP</sub> to ACC                                                                                                                                                                                                                                                                                                            |
| Input/Output Descriptions & Logic Symbol                        | Removed A/D mux from I/O description Removed Address multiplexing wording from AVD#                                                                                                                                                                                                                                                       |
| Pin Out Diagram                                                 | Removed WP# pin                                                                                                                                                                                                                                                                                                                           |
| Synchronous Read Wait State Table                               | Reformatted the frequency description                                                                                                                                                                                                                                                                                                     |
| DC Characterization                                             | Added 83 MHz value for L <sub>CC5</sub> and I <sub>CC5</sub> Changed all 108 MHz to 194 MHz Changed V <sub>LKO</sub> Mir Max from 1.3V/1.4V to 1.0V/1.1V                                                                                                                                                                                  |
| AC Characterization                                             | Synchronous Buss Changed $t_{BDH}$ min from 5 ns for 66 MHz/83 MHz to 3 ns, 2.5 ns for 108 MHz/133 Mhz to 2 ns for 104 Mhz/133 MHz  Asynchronous Read: Changed $t_{WEA}$ from 4 ns to $t_{CLK}$ Asynchronous Write: Change $t_{ESL}$ and $t_{PSL}$ from 20 $\mu$ s to 30 $\mu$ s  Added note 3 on AVD requirement to subsequent CLK cycle |
| Product Overview                                                | Firected Secure Silicon Region size to 512 Bytes                                                                                                                                                                                                                                                                                          |
| Synchronous Burst Read Mode                                     | Deleted wait state 2 from Wait State Tables Figure 7.1 Changed 256 Byte Boundary Crossing Latency additional wait states up to 2                                                                                                                                                                                                          |
| V <sub>CC</sub> Power Up                                        | Changed $t_{VCS}$ value to 300 $\mu s$ Changed $V_{IOS}$ value to 300 $\mu s$ Added $t_{RPH}$ to timing diagram                                                                                                                                                                                                                           |
| Wait State Configuration Register Set-<br>up                    | Corrected typo in table to wait state 13                                                                                                                                                                                                                                                                                                  |
| Device ID and CFI Table                                         | General update CFI values                                                                                                                                                                                                                                                                                                                 |
| Revision 04 (March 25, 2008)                                    |                                                                                                                                                                                                                                                                                                                                           |
| Device ID and Common Flash Memory<br>Interface Table            | Corrected CFI setting for 4Ah                                                                                                                                                                                                                                                                                                             |
| Revision 05 (October 27, 2008)                                  |                                                                                                                                                                                                                                                                                                                                           |
| Global                                                          | Removed 133 MHz speed option                                                                                                                                                                                                                                                                                                              |
| Ordering Information & Valid<br>Combination Table               | Added Low-Halogen Lead Free package option Removed Standard Lead Free package option                                                                                                                                                                                                                                                      |
| Flash Memory Array                                              | Updated table 6.6 to correct sector range for bank 16 of S29WS512R                                                                                                                                                                                                                                                                        |
| Table 7.1 Device Bus Operation                                  | Deleted Asynchronous Write (WE# latched Address)                                                                                                                                                                                                                                                                                          |

Document Number: 002-01101 Rev. \*I



| Section                                                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Write Buffer Programming Command                           | Changed to word offset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| AC Characterization                                        | Changed Clock High or Low time (t <sub>CLK</sub> H/L) to .45 t <sub>CLK</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Program/Erase Operation                                    | Deleted 7.9.2 Programming of a previously programmed location                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Program and Erase Performance                              | Deleted ACC mode from single word programming Changed 32-word buffer programming performance V <sub>CC</sub> mode 400 μs, ACC mode to 256 μs Change Chip Programming Time for V <sub>CC</sub> mode as below:  • 128 Mbit 105s typical 210s max  • 256 Mbit 210s typical 420s max  • 512 Mbit 420s typical 840s max Changed sector erase time as follows:  • 128 Kbyte V <sub>CC</sub> : 0.8/1.3 (Note 6) (typ), 3.5/5.5 (max)  • 32 Kbyte V <sub>CC</sub> : 0.35/0.6 (Note 6) (typ), 2.0/3.5 (max)  • 128 Kbyte ACC: 0.8/1.3 (Note 6) (typ), 2.0/3.5 (max)  • 32 Kbyte ACC: 0.35/0.6 (Note 6) (typ), 2.0/3.5 (max)  • 32 Kbyte ACC: 0.35/0.6 (Note 6) (typ), 2.0/3.5 (max)  • 32 Kbyte ACC: 0.35/0.6 (Note 6) (typ), 2.0/3.5 (max)  • WS128R: 78/126 s (typ), 154/250 s (max)  • WS256R: 155/251 s (typ), 308/500 s (max)  • WS512R: 308/500 s (typ), 612/998 s (max)  Added Note 6 to state, The first value is exampling pre-programming time, while the second value is inclusive of pre-programming for the FEER's pattern, with status polling rate as 400 ns (typ).  Added Note 7 to state, The erase time is calculated from the time of issuing erase command to the completion of erase operation (indicated by status register). |
| Revision 06 (February 27, 2009)                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Global                                                     | Remove 1G product option                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Ordering Information and Valid Combinations                | Add additional model numbers for uniform boot, 1 and 2CEs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Device Operation                                           | Blank Check Command functional in Asynchronous Read Mode only                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| DC Characteristics                                         | Change I <sub>CO</sub> No 83 MHz 16word burst to 26 mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Programming Performance                                    | Effect Word Programming time using Write Buffer change to 12.5 $\mu$ s for $V_{CC}$ mode and 8 $\mu$ s for ACC mod                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Revision 07 (May 7, 2009)                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Ordering Information and Valid Combinations                | Removed model numbers 10, 30, 50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Input/Output Descriptions & Logic<br>Symbol                | Input/Output Descriptions table – Updated ACC description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| V <sub>CC</sub> Power Up                                   | Removed t <sub>RH</sub> from table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Device ID and Common Flash Memory<br>Interface Address Map | ID/CFI Data table – Updated (SA) + 51h description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Revision 08 (June 1, 2010)                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Sector Lock Range Command                                  | Clarified Sector Lock Range command behavior                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Revision 09 (September 19, 2011)                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Global                                                     | Added product obsolescence information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |



# **Document History Page**

| Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date   | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------|---------|--------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | _       | WIOB               | 03/28/2007           | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| *A   | _       | WIOB               | 04/24/2007           | Device ID and Common Flash Memory Interface Address Map: Updated device ID for word offset 03H to 00FFh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| *B   |         | WIOB               | 03/19/2008<br>Recons | Effective Write Buffer Programming (VCC) Per Byte: Changed Typical value from 4.7μs to 9.6 μs Effective Write Buffer Programming (VACC) Per Byte: Changed Typical value from 2.5 μs to 6 μs Typical Program & Erase Time: Change Sector Erase (32 KByte Sector) from 0.3s to 0.355s Product Ordering Information: Added parkeds, boot configuration and frequency information to ordering information Valid Combination Table: Removed 1 \$2901GR Added model # 00 and 02 for boot configuration Block Diagram: Renamed 1 to ACC Input/Output Descriptions & Logic Symbol: Removed A/D mux from I/O description Removed Address multiplexing wording from AVD# Pin Out Diagram: Removed WP# pin Synchroto & Read Wait State Table: Reformatted the frequency description DC Chalacterization: Added 83 MHz value for ICCB and ICC5 Changed all 108 bt 10 104 MHz Changed VLKO Min/Max from 1.3V/1.4V to 1.0V/1.1V AC Characterization: Synchronous Burst: Changed tBDH min from 5 ns for 60 MHz/83 MHz to 3 ns, 2.5 ns for 108 MHz/133 Mhz to 2 ns for 104 Mhz/133 MHz Asynchronous Read: Changed tWEA from 4 ns to tCLK Asyncronous Write: Change tESL and tPSL from 20 μs to 30 μs Added note 3 on AVD requirement to subsequent CLK cycle Product Overview: Corrected Secure Silicon Region size to 512 Bytes Synchronous Burst Read Mode: Deleted wait state 2 from Wait State Tables Figure 7.1Changed 256 Byte Boundary Crossing Latency additional wait states up to 2 VCC Power Up: Changed tVCS value to 300 μs Changed VIOS value to 300 μs Added tRPH to timing diagram Wait State Configuration Register Set-up: Corrected typo in table to wait state |
| *C   | _       | WIOB               | 03/25/2008           | Device ID and Common Flash Memory Interface Table: Corrected CFI settir for 4Ah                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |



# **Document History Page (Continued)**

| Document<br>Document | Document Title: S29WS512R, S29WS256R, S29WS128R 512/256/128 Mb (32/16/8M x 16 bit), 1.8 V, S29WS-R MirrorBit® Flash<br>Document Number: 002-01101 |                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Rev.                 | ECN No.                                                                                                                                           | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| *D                   |                                                                                                                                                   | WIOB               | 10/27/2008         | Global: Removed 133 MHz speed option Ordering Information & Valid Combination Table: Added Low-Halogen Lead Free package option Removed Standard Lead Free package option Flash Memory Array: Updated table 6.6 to correct sector range for bank 16 or S29WS512R Table 7.1 Device Bus Operation: Deleted Asynchronous Write (WE# latched Address) Write Buffer Programming Command: Changed to word offset AC Characterization: Changed Clock High at low time (t <sub>CLK</sub> H/L) to .45 t <sub>CLK</sub> Program/Erase Operation: Deleted 7.92 Programming of a previously programmed location Program and Erase Performance: Deleted ACC mode from single word programming Changed 32-word buffer programming performance V <sub>CC</sub> mode 400 μs, ACC mode to 256 μs Change Chip Programming time for V <sub>CC</sub> mode as below:  128 Mbit 105s (pp.cal 210s max 256 Mbit 2103 Npical 420s max 256 Mbit 2103 Npical 420s max 512 Mbit (23s typical 840s max Changed set a grase time as follows:  128 Kbyte V <sub>CC</sub> : 0.8/1.3 (Note 6) (typ), 3.5/5.5 (max) 3 Kbyte V <sub>CC</sub> : 0.8/1.3 (Note 6) (typ), 2.0/3.5 (max) 3 Kbyte ACC: 0.8/1.3 (Note 6) (typ), 2.0/3.5 (max) 43 Kbyte ACC: 0.8/1.3 (Note 6) (typ), 2.0/3.5 (max) WS256R: 155/251 s (typ), 154/250 s (max) WS256R: 155/251 s (typ), 154/250 s (max) WS256R: 155/251 s (typ), 308/500 s (max) WS256R: 155/251 s (typ), 612/998 s (max) Added Note 6 to state, The first value is excluding pre-programming time, while the second value is inclusive of pre-programming for the FFFFh pattern, with status polling rate as 400 ns (typ). Added Note 7 to state, The erase time is calculated from the time of issuing erase command to the completion of erase operation (indicated by status register). |  |
| *E                   | _                                                                                                                                                 | WIOB               | 02/27/2009         | Global: Remove 1G product option Ordering Information and Valid Combinations: Add additional model numbers for uniform boot, 1 and 2CEs Device Operation: Blank Check Command functional in Asynchronous Read Mode only DC Characteristics: Change $I_{CCB}$ for 83 MHz 16word burst to 26 mA Programming Performance: Effect Word Programming time using Write Buffer change to 12.5 $\mu s$ for $V_{CC}$ mode and 8 $\mu s$ for ACC mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| *F                   | _                                                                                                                                                 | WIOB               | 05/07/2009         | Ordering Information and Valid Combinations: Removed model numbers 10 30, 50 Input/Output Descriptions & Logic Symbol: Input/Output Descriptions table - Updated ACC description V <sub>CC</sub> Power Up: Removed t <sub>RH</sub> from table Device ID and Common Flash Memory Interface Address Map: ID/CFI Data table – Updated (SA) + 51h description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |



# **Document History Page (Continued)**

|                                                         | Document Title: S29WS512R, S29WS256R, S29WS128R 512/256/128 Mb (32/16/8M x 16 bit), 1.8 V, S29WS-R MirrorBit® Flast Document Number: 002-01101 |                       |      |            |                                                                         |  |  |  |
|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|------------|-------------------------------------------------------------------------|--|--|--|
| Rev. ECN No. Orig. of Change Date Description of Change |                                                                                                                                                | Description of Change |      |            |                                                                         |  |  |  |
|                                                         | *G                                                                                                                                             | _                     | WIOB | 06/01/2011 | Sector Lock Range Command: Clarified Sector Lock Range command behavior |  |  |  |
| Ī                                                       | *H                                                                                                                                             | _                     | WIOB | 18/19/2011 | Global: Added product obsolescence information                          |  |  |  |
|                                                         | *                                                                                                                                              | 4953774               | WIOB | 10/09/2015 | Updated to Cypress template.                                            |  |  |  |

Not Recommended for New Design



# Sales, Solutions, and Legal Information

# **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

### **Products**

| Automotivecypress.com/go/automotive                                                  | psoc.cypress.com/solutions                                                     |
|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|
| Clocks & Buffers cypress.com/go/clocks                                               | PSoC 1   PSoC 3   PSoC 4   PSoC 5L                                             |
| Interface cypress.com/go/interface Lighting & Power Control cypress.com/go/powerpsoc | Cypress Developer Community                                                    |
| Memory                                                                               | Community   Forums   Blogs   Video    Technical Support cypress.com/go/support |
| Memory                                                                               | ed for No                                                                      |
| Not Reco.                                                                            |                                                                                |

# PSoC® Solutions

# **Cypress Developer Community**

Community | Forums | Blogs | Video | Training

© Cypress Semiconductor Corporation, 2007-2015. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for médical, lifé support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document Number: 002-01101 Rev. \*I

Revised October 09, 2015

Page 76 of 76