

# MediaClock™ DTV, STB Clock Generator

#### **Features**

- Integrated phase-locked loop (PLL)
- Low jitter, high-accuracy outputs
- VCXO with Analog Adjust
- 3.3V operation

#### **Benefits**

- Internal PLL with up to 400-MHz internal operation
- Meets critical timing requirements in complex system designs
- Large ±150-ppm range, better linearity
- Enables application compatibility

| Part Number | Outputs | Input Frequency      | Output Frequency Range                                                                                                                              |
|-------------|---------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| CY24204-3   | 4       | 27-MHz Crystal Input | Two copies of 27-MHz reference clock output, two copies of 27/27.027/74.250/74.17582418 MHz (frequency selectable)                                  |
| CY24204-4   | 4       | 27-MHz Crystal Input | Two copies of 27-MHz reference clock output, two copies of 27/27.027/74.250/74.17582418 MHz (frequency selectable, Increased VCXO pull range)       |
| CY24204-5   | 4       | 27-MHz Crystal Input | Two copies of 27-MHz reference clock output, two copies of 27/27.027/74.250/74.17582418 MHz (frequency selectable, Increased output drive strength) |





#### **Pin Configuration**

Figure 1. CY24204-3,4,5 16-Pin TSSOP



**Table 1. Pin Definition** 

| Name             | Pin Number | Description                                                           |  |
|------------------|------------|-----------------------------------------------------------------------|--|
| XIN              | 1          | Reference Crystal Input.                                              |  |
| $V_{DD}$         | 2          | Voltage Supply.                                                       |  |
| $AV_{DD}$        | 3          | Analog Voltage Supply.                                                |  |
| VCXO             | 4          | Input Analog Control for VCXO.                                        |  |
| AV <sub>SS</sub> | 5          | Analog Ground.                                                        |  |
| V <sub>SSL</sub> | 6          | CLK Ground.                                                           |  |
| REFCLK2          | 7          | Reference Clock Output.                                               |  |
| REFCLK1          | 8          | Reference Clock Output.                                               |  |
| CLK1             | 9          | 27/27.027/74.250/74.17582418-MHz Clock Output (Frequency Selectable). |  |
| FS0              | 10         | Frequency Select 0, Weak Internal Pull up.                            |  |
| $V_{DDL}$        | 11         | CLK Voltage Supply.                                                   |  |
| CLK2             | 12         | 27/27.027/74.250/74.17582418-MHz Clock Output (Frequency Selectable). |  |
| V <sub>SS</sub>  | 13         | Ground.                                                               |  |
| FS1              | 14         | Frequency Select 1, Weak Internal Pull up.                            |  |
| OE               | 15         | Output Enable, Weak Internal Pull up.                                 |  |
| XOUT             | 16         | Reference Crystal Output.                                             |  |

#### **Frequency Select Options**

| OE | FS1 | FS0 | CLK1/CLK2 <sup>[1]</sup> | REFCLK 1/2 | Unit |
|----|-----|-----|--------------------------|------------|------|
| 0  | 0   | 0   | off                      | 27         | MHz  |
| 0  | 0   | 1   | off                      | 27         | MHz  |
| 0  | 1   | 0   | off                      | 27         | MHz  |
| 0  | 1   | 1   | off                      | 27         | MHz  |
| 1  | 0   | 0   | 27                       | 27         | MHz  |
| 1  | 0   | 1   | 27.027                   | 27         | MHz  |
| 1  | 1   | 0   | 74.250                   | 27         | MHz  |
| 1  | 1   | 1   | 74.17582418              | 27         | MHz  |

#### Note

1. "off" = output is driven HIGH.



## **Maximum Ratings**

| Exceeding maximum ratings may im                     | pair the useful life of the   |
|------------------------------------------------------|-------------------------------|
| device. These user guidelines are no                 | ot tested.                    |
| Supply Voltage ( $V_{DD}$ , $AV_{DDL}$ , $V_{DDL}$ ) | 0.5 to +7.0V                  |
| DC Input Voltage                                     | 0.5V to V <sub>DD</sub> + 0.5 |
| Storage Temperature (Non-Condens                     | sing) –55°C to +125°C         |

| Junction Temperature –40°C to      | +125°C   |
|------------------------------------|----------|
| Data Retention at Tj=125°C>        | 10 years |
| Package Power Dissipation          | 350 mW   |
| ESD (Human Body Model) MIL-STD-883 | 2000V    |

## **Pullable Crystal Specifications**

| Parameter                      | Description                                              | Comments                                                                             | Min  | Тур. | Max  | Unit |
|--------------------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------|------|------|------|------|
| F <sub>NOM</sub>               | Nominal crystal frequency                                | Parallel resonance, fundamental mode, AT cut                                         | _    | 27.0 | _    | MHz  |
| C <sub>LNOM</sub>              | Nominal load capacitance                                 |                                                                                      | _    | 14   | _    | pF   |
| R <sub>1</sub>                 | Equivalent series resistance (ESR)                       | Fundamental mode                                                                     | _    |      | 25   | Ω    |
| R <sub>3</sub> /R <sub>1</sub> | Ratio of third overtone mode ESR to fundamental mode ESR | Ratio used because typical R <sub>1</sub> values are much less than the maximum spec | 3    | _    | _    |      |
| DL                             | Crystal drive level                                      | No external series resistor assumed                                                  | _    | 0.5  | 2    | mW   |
| F <sub>3SEPHI</sub>            | Third overtone separation from 3*F <sub>NOM</sub>        | High side                                                                            | 300  | -    | _    | ppm  |
| F <sub>3SEPLO</sub>            | Third overtone separation from 3*F <sub>NOM</sub>        | Low side                                                                             | _    | -    | -150 | ppm  |
| C <sub>0</sub>                 | Crystal shunt capacitance                                |                                                                                      | _    | _    | 7    | pF   |
| C <sub>0</sub> /C <sub>1</sub> | Ratio of shunt to motional capacitance                   |                                                                                      | 180  | _    | 250  |      |
| C <sub>1</sub>                 | Crystal motional capacitance                             |                                                                                      | 14.4 | 18   | 21.6 | fF   |

# **Recommended Operating Conditions**

| Parameter                                            | Description                                                                                         | Min   | Тур. | Max   | Unit |
|------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------|------|-------|------|
| V <sub>DD</sub> /AV <sub>DDL</sub> /V <sub>DDL</sub> | Operating Voltage                                                                                   | 3.135 | 3.3  | 3.465 | V    |
| T <sub>A</sub>                                       | Ambient Temperature                                                                                 | 0     | _    | 70    | °C   |
| C <sub>LOAD</sub>                                    | Max. Load Capacitance                                                                               | _     | _    | 15    | pF   |
| t <sub>PU</sub>                                      | Power up time for all $V_{DD}$ s to reach minimum specified voltage (power ramps must be monotonic) | 0.05  | _    | 500   | ms   |

## **DC Electrical Specifications**

| Parameter <sup>[1]</sup> | Name                           | Description                                         | Min | Тур. | Max | Unit     |
|--------------------------|--------------------------------|-----------------------------------------------------|-----|------|-----|----------|
| I <sub>OH1</sub>         | Output High Current for -3,-4, | $V_{OH} = V_{DD} - 0.5, V_{DD}/V_{DDL} = 3.3V$      | 12  | 24   | _   | mA       |
| I <sub>OL1</sub>         | Output Low Current for -3,-4   | $V_{OL} = 0.5, V_{DD}/V_{DDL} = 3.3V$               | 12  | 24   | _   | mA       |
| I <sub>OH2</sub>         | Output High Current for -5     | $V_{OH} = V_{DD} - 0.5, V_{DD}/V_{DDL} = 3.3V$      | 18  | 26   | _   | mA       |
| I <sub>OL2</sub>         | Output Low Current for -5      | $V_{OL} = 0.5, V_{DD}/V_{DDL} = 3.3V$               | 18  | 26   | _   | mA       |
| V <sub>IH</sub>          | Input High Voltage             | CMOS levels, 70% of V <sub>DD</sub>                 | 0.7 | _    | _   | $V_{DD}$ |
| V <sub>IL</sub>          | Input Low Voltage              | CMOS levels, 30% of V <sub>DD</sub>                 | _   | _    | 0.3 | $V_{DD}$ |
| I <sub>VDD</sub>         | Supply Current                 | AV <sub>DD</sub> /V <sub>DD</sub> Current           | _   | _    | 25  | mA       |
| I <sub>VDDL</sub>        | Supply Current                 | V <sub>DDL</sub> Current (V <sub>DDL</sub> = 3.47V) | _   | _    | 20  | mA       |
| C <sub>IN</sub>          | Input Capacitance              |                                                     | _   | _    | 7   | pF       |

Note

<sup>1.</sup> Not 100% tested.



## **DC Electrical Specifications (continued)**

| Parameter <sup>[1]</sup> | Name                               | Description                                         | Min  | Тур. | Max      | Unit |
|--------------------------|------------------------------------|-----------------------------------------------------|------|------|----------|------|
| $f_{\Delta XO}$          | V <sub>CXO</sub> pullability range | Nominal pullability for -3,-5                       | ±150 | _    | _        | ppm  |
| $f_{\Delta XO}$          | V <sub>CXO</sub> pullability range | Extended pullability for -4                         | _    | ±200 | _        | ppm  |
| $V_{VCXO}$               | V <sub>CXO</sub> input range       |                                                     | 0    | _    | $V_{DD}$ | V    |
| R <sub>UP</sub>          | Pull up resistor on inputs         | $V_{DD}$ = 3.14 to 3.47V, measured at $V_{IN}$ = 0V | _    | 100  | 150      | kΩ   |

## **AC Electrical Specifications**

| Parameter <sup>[1]</sup> | Name                        | Description                                                                                                   | Min | Тур. | Max | Unit |
|--------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| DC                       | Output Duty Cycle           | Duty Cycle is defined in Figure 3; t1/t2, 50% of $V_{DD}$                                                     | 45  | 50   | 55  | %    |
| ER <sub>1</sub>          | Rising Edge Rate for -3,-4  | Output Clock Edge Rate, Measured from 20% to 80% of V <sub>DD</sub> , C <sub>LOAD</sub> = 15 pF See Figure 4. | 0.8 | 1.4  | _   | V/ns |
| EF <sub>1</sub>          | Falling Edge Rate for -3,-4 | Output Clock Edge Rate, Measured from 80% to 20% of V <sub>DD</sub> , C <sub>LOAD</sub> = 15 pF See Figure 4. | 0.8 | 1.4  | _   | V/ns |
| ER <sub>2</sub>          | Rising Edge Rate for -5     | Output Clock Edge Rate, Measured from 20% to 80% of V <sub>DD</sub> , C <sub>LOAD</sub> = 15 pF See Figure 4. | 1.0 | 1.8  | _   | V/ns |
| EF <sub>2</sub>          | Falling Edge Rate for -5    | Output Clock Edge Rate, Measured from 80% to 20% of V <sub>DD</sub> , C <sub>LOAD</sub> = 15 pF See Figure 4. | 1.0 | 1.8  | _   | V/ns |
| t <sub>9</sub>           | Clock Jitter                | CLK1, CLK2 Peak-Peak period jitter                                                                            | _   | 120  | _   | ps   |
| t <sub>10</sub>          | PLL Lock Time               |                                                                                                               | _   | _    | 3   | ms   |

Figure 2. Test and Measurement Setup



## **Voltage and Timing Definitions**

Figure 3. Duty Cycle Definition





Figure 4. ER =  $(0.6 \text{ x V}_{DD})/t3$ , EF =  $(0.6 \text{ x V}_{DD})/t4$ 



## **Ordering Information**

| Ordering Code                | Package<br>Name | Package Type               | Operating Range | Operating Voltage |
|------------------------------|-----------------|----------------------------|-----------------|-------------------|
| Pb-Free                      |                 | •                          |                 |                   |
| CY24204ZXC-3 <sup>[2]</sup>  | ZZ16            | 16-Pin TSSOP               | Commercial      | 3.3V              |
| CY24204ZXC-3T <sup>[2]</sup> | ZZ16            | 16-Pin TSSOP-Tape and Reel | Commercial      | 3.3V              |
| CY24204ZXC-4 <sup>[2]</sup>  | ZZ16            | 16-Pin TSSOP               | Commercial      | 3.3V              |
| CY24204ZXC-4T <sup>[2]</sup> | ZZ16            | 16-Pin TSSOP-Tape and Reel | Commercial      | 3.3V              |
| CY24204ZXC-5 <sup>[2]</sup>  | ZZ16            | 16-Pin TSSOP               | Commercial      | 3.3V              |
| CY24204ZXC-5T <sup>[2]</sup> | ZZ16            | 16-Pin TSSOP-Tape and Reel | Commercial      | 3.3V              |
| CY24204KZXC-3                | ZZ16            | 16-Pin TSSOP               | Commercial      | 3.3V              |
| CY24204KZXC-3T               | ZZ16            | 16-Pin TSSOP-Tape and Reel | Commercial      | 3.3V              |

#### Note

<sup>2.</sup> Not recommended for new designs.



#### **Package Drawing**

Figure 5. 16-Lead TSSOP 4.40mm Body 16.173





#### **Document History Page**

|      | ocument Title: CY24204 MediaClock™ DTV, STB Clock Generator<br>ocument Number: 38-07450 |                    |                    |                                                                                                                                                                                                                                                       |  |  |  |
|------|-----------------------------------------------------------------------------------------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| REV. | ECN NO.                                                                                 | Submission<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                 |  |  |  |
| **   | 123842                                                                                  | 04/10/03           | CKN                | New Data Sheet                                                                                                                                                                                                                                        |  |  |  |
| *A   | 128775                                                                                  | 09/0803            | IJA                | Added -4 and -5 parts                                                                                                                                                                                                                                 |  |  |  |
| *B   | 214080                                                                                  | See ECN            | RGL                | Added -6 part                                                                                                                                                                                                                                         |  |  |  |
| *C   | 310573                                                                                  | See ECN            | RGL                | Removed -1,-2 and -6 parts<br>Added Lead-free devices for -3, -4, and -5 parts                                                                                                                                                                        |  |  |  |
| *D   | 2440886                                                                                 | See ECN            | KVM/AESA           | Updated template. Added Note "Not recommended for new designs." Added part number CY24204KZXC-3, and CY24204KZXC-3T in ordering information table. Removed non-Pb-free part numbers (those beginning CY24204ZC). Replaced "Lead-free" with "Pb-Free". |  |  |  |

#### Sales, Solutions, and Legal Information

#### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales.

| Products         |                      | PSoC Solutions        |                                   |
|------------------|----------------------|-----------------------|-----------------------------------|
| PSoC             | psoc.cypress.com     | General               | psoc.cypress.com/solutions        |
| Clocks & Buffers | clocks.cypress.com   | Low Power/Low Voltage | psoc.cypress.com/low-power        |
| Wireless         | wireless.cypress.com | Precision Analog      | psoc.cypress.com/precision-analog |
| Memories         | memory.cypress.com   | LCD Drive             | psoc.cypress.com/lcd-drive        |
| Image Sensors    | image.cypress.com    | CAN 2.0b              | psoc.cypress.com/can              |
|                  |                      | USB                   | psoc.cypress.com/usb              |

© Cypress Semiconductor Corporation, 2003-2008. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document #: 38-07450 Rev. \*D Revised May 22, 2008 Page 7 of 7

MediaClock is a trademark of Cypress Semiconductor Corporation. All product and company names mentioned in this document may be the trademarks of their respective holders.