# ADNS-6530 Integrated COB LaserStream sensor

# **Data Sheet**



### Description

The Avago Technologies ADNS-6530 integrated Chipcon-board (COB) LaserStream sensor along with the ADNS-6150 (SFF) lens form a complete and compact laser mouse tracking system. It is the laser-illuminated small form factor (SFF) navigation system. Targeted at cordless applications. The chip integrates the sensor and VCSEL into a single package, providing a small form factor. This new opto-mechanical architecture allows for more compact and cost-effective mouse designs. Powered by latest Avago Technologies LaserStreamTM engine, the mouse can track on more than traditional LED-based optical navigation, especially on glossy and reflective ones. In addition, the high-performance, low power architecture is capable of sensing high-speed mouse motion while prolonging battery life-two performance areas essential in demanding cordless applications.

There is no moving part in the complete assembly for ADNS-6530 laser mouse system, thus it is high reliability and less maintenance for the end user. In addition, precision optical alignment is not required, facilitating high volume assembly.

### **Theory of Operation**

The ADNS-6530 integrated COB LaserStream sensor comprises of sensor and VCSEL in a single package.

The advanced class of VCSEL was engineered by Avago Technologies to provide a laser diode with a single longitudinal and a single transverse mode. In contrast to most oxide-based single-mode VCSEL, this class of Avago Technologies VCSEL remains within single mode operation over a wide range of output power. It has significantly lower power consumption than a LED. It is an excellent choice for optical navigation applications.

The sensor is based on LaserStream<sup>TM</sup> technology, which measures changes in position by optically acquiring sequential surface images (frames) and mathematically determining the direction and magnitude of movement. It contains an Image Acquisition System (IAS), a Digital Signal Processor (DSP), and a four wire serial port. The IAS acquires microscopic surface images via the lens and illumination system. These images are processed by the DSP to determine the direction and distance of motion. The DSP calculates the  $\Delta x$  and  $\Delta y$  relative displacement values. An external microcontroller reads the  $\Delta x$  and  $\Delta y$ information from the sensor serial port. The microcontroller then translates the data into PS2, USB, or RF signals before sending them to the host PC or game console.



### Features

- Small form factor, integrated chip-on-board package
- Low power architecture
- New LaserStream technology
- Self-adjusting power-saving modes for longest battery life
- High speed motion detection up to 20 ips and 8g
- Enhanced SmartSpeed self-adjusting frame rate for optimum performance
- Motion detect pin output
- Internal oscillator no clock input needed
- Selectable 400 and 800 cpi resolution
- Wide operating voltage: 2.7V-3.6V nominal
- Four wire serial port
- Minimal number of passive components
- Laser fault detect circuitry on-chip for Eye Safety Compliance
- Advanced Technology VCSEL chip
- Single Mode Lasing operation
- 832-865 nm wavelength

### **Applications**

- Laser Mice
- Optical trackballs
- Integrated input devices
- Battery-powered input devices



### Pinout of ADNS-6530 Optical Mouse Sensor

| Pin | Name      | Description                              |
|-----|-----------|------------------------------------------|
| 1   | -VCSEL    | Negative Terminal of VCSEL               |
| 2   | NCS       | Chip select (active low input)           |
| 3   | MISO      | Serial data output (Master In/Slave Out) |
| 4   | SCLK      | Serial clock input                       |
| 5   | MOSI      | Serial data input (Master Out/Slave In)  |
| 6   | MOTION    | Motion Detect (active low output)        |
| 7   | LASER_NEN | LASER Enable (Active LOW)                |
| 8   | AVDD      | Analog Supply Voltage                    |
| 9   | AGND      | Analog Ground                            |
| 10  | GND       | Ground                                   |
| 11  | GND       | Ground                                   |
| 12  | GND       | Ground                                   |
| 13  | VDD       | Supply Voltage                           |
| 14  | +VCSEL    | Positive Terminal of VCSEL               |



X = Subcon code YYWW = Date code Z = Sensor Die Source V = VCSEL Die Source KL = VCSEL Binning (2A, 3A)

Figure 1. Package outline drawing (top view)



#### Figure 2. Package outline drawing

CAUTION: It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which may be induced by ESD

### **Overview of Laser Mouse Sensor Assembly**



**SECTION A-A** 

Figure 3. 2D Assembly Drawing of ADNS-6530, PCBs and Base Plate



#### Figure 4. Exploded view drawing

Shown with ADNS-6530 integrated COB LaserStream sensor and ADNS-6150 SFF lens, the components self-align as they are mounted onto defined features on the base plate.

The ADNS-6530 integrated COB LaserStream sensor is designed for mounting on a through-hole PCB, looking down. There are an aperture stop and guide holes on the package that align to the ADNS-6150 SFF lens.

The VCSEL is used for illumination, provides a laser diode with a single longitudinal and a single transverse mode. It is particularly suited as lower power consumption and highly coherent replacement of LEDs. It also provides wider operation range while still remaining within single-mode, reliable operating conditions.

The ADNS-6150 SFF lens is designed for use with ADNS-6530 integrated COB LaserStream sensor. The VCSEL contained in the package and the lens provides the directed illumination and optical imaging necessary for proper operation of the sensor. ADNS-6150 SFF lens is precision molded optical components and should be handled with care to avoid scratching of the optical surfaces.

Avago Technologies provides a STEP or IGES file drawing describing the base plate molding features for lens and PCB alignment.



Figure 5. Recommended PCB mechanical cutouts and spacing

### **Assembly Recommendation**

- 1. Insert the integrated COB LaserStream sensor and all other electrical components into the application PCB.
- 2. Wave-solder the entire assembly in a no-wash solder process utilizing a solder fixture. The solder fixture is needed to protect the sensor during the solder process. It also sets the correct sensor-to-PCB distance, as there is no stopper feature on the lead to rest the package on the PCB surface. The fixture should be designed to expose the sensor leads to solder while shielding the optical aperture from direct solder contact.
- 3. Place the lens onto the base plate. Care must be taken to avoid contamination on the optical surfaces.
- Remove the protective kapton tapes from the optical apertures of the sensor and VCSEL respectively. Care must be taken to keep contaminants from entering the apertures.

- 5. Insert the PCB assembly over the lens onto the base plate. The sensor package should self-align to the lens. The optical position reference for the PCB is set by the base plate and lens. The alignment guide post of the lens locks the lens and integrated COB LaserStream sensor together. Note that the PCB motion due to button presses must be minimized to maintain optical alignment.
- 6. Optional: The lens can be permanently locked to the sensor package by melting the lens' guide posts over the sensor with heat staking process.
- 7. Tune the laser output power from the VCSEL to meet the Eye Safe Class I Standard as detailed in the LASER Power Adjustment Procedure.
- 8. Install the mouse top case. There must be a feature in the top case (or other area) to press down onto the sensor to ensure the sensor and lens are interlocked to the correct vertical height.

### **Design considerations for improving ESD Performance**

For improved electrostatic discharge performance, typical creepage and clearance distance are shown in the table below. Assumption: base plate construction as per the Avago Technologies supplied STEP or IGES file and ADNS-6150 lens:

| Typical Distance | Millimeters |
|------------------|-------------|
| Creepage         | 12.1*       |
| Clearance        | 2.0         |

 \* Inclusive of the 2.4mm typical distance from lens reference plane to surface, Z (equivalent to baseplate and foot-pads thickness).
Exclusive of the 2.4mm, creepage = 9.7mm

Note that the lens material is polycarbonate and therefore, cyanoacrylate based adhesives or other adhesives that may damage the lens should NOT be used.



Figure 6. Sectional view of PCB assembly highlighting optical mouse components

## **Application Circuit**



#### Figure 7a. Schematic Diagram for 3-Button Scroll Wheel Corded Mouse

Notes

- The supply and ground paths should be laid out using a star methodology.
- Level shifting is required to interface a 5V micro-controller to the ADNS-6530. If a 3V micro-controller is used, the 74VHC125 component shown may be omitted.
- All the caps must be placed as near as possible to the ADNS-6530, micro-controller and RF ICs for noise filtering.



Figure 7b. Schematic Diagram for 3-Button Scroll Wheel Cordless Mouse







### **Eye Safety**

The ADNS-6530 integrated COB LaserStream sensor and the associated components in the schematic of Figure 5 are intended to comply with Class 1 Eye Safety Requirements of IEC 60825-1. Avago Technologies suggests that manufacturers perform testing to verify eye safety on each mouse. It is also recommended to review possible single fault mechanisms beyond those described below in the section "Single Fault Detection". Under normal conditions, the sensor generates the drive current for the VCSEL.

In order to stay below the Class 1 power requirements, LASER\_CTRL0 (register 0x1a), LASER\_CTRL1 (register 0x1f), LSRPWR\_CFG0 (register 0x1c) and LSRPWR\_CFG1 (register 0x1d) must be programmed to appropriate values. The ADNS-6530 integrated COB LaserStream sensor which comprised of the sensor and VCSEL; is designed to maintain the output beam power within Class 1 requirements over components manufacturing tolerances and the recommended temperature range when adjusted per the procedure below and implemented as shown in the recommended application circuit of Figure 7. For more information, please refer to Eye Safety Application Note AN5297.



Figure 8. Block diagram of ADNS-6530 integrated COB LaserStream sensor

### **LASER Drive Mode**

The laser is driven in pulsed mode during normal operation. A calibration mode is provided which drives the laser in continuous (CW) operation.

### **LASER Power Adjustment Procedure**

- 1. The ambient temperature should be  $25^{\circ}C \pm 5^{\circ}C$ .
- 2. Set VDD to its permanent value.
- 3. Set the Range bit (bit 7 of register 0x1a) to 0.
- 4. Set the Range\_C complement bit (bit 7 of register 0x1f) to 1.
- 5. Enable the Calibration mode by writing to bits [3,2,1] of register 0x1A so the laser will be driven with 100% duty cycle.
- 6. Write the Calibration mode complement bits to register 0x1f.
- 7. Set the laser current to the minimum value by writing 0x00 to register 0x1c, and the complementary value 0xFF to register 0x1d.
- 8. Program registers 0x1c and 0x1d with increasing values to achieve an output power as close to 506uW as possible without exceeding it. If this power is obtained, the calibration is complete, skip to step 12.
- 9. If it was not possible to achieve the power target, set the laser current to the minimum value by writing 0x00 to register 0x1c, and the complementary value 0xff to register 0x1d.
- 10. Set the Range and Range\_C bits in registers 0x1a and 0x1f, respectively, to choose to the higher laser current range.
- 11. Program registers 0x1c and 0x1d with increasing values to achieve an output power as close to 506uW as possible without exceeding it.
- 12. Save the value of registers 0x1a, 0x1c, 0x1d, and 0x1f in non-volatile memory in the mouse. These registers must be restored to these values every time the ADNS-6530 is reset.
- 13. Reset the mouse, reload the register values from non-volatile memory, enable Calibration mode, and measure the laser power to verify that the calibration is correct.

Good engineering practices such as regular power meter calibration, random quality assurance retest of calibrated mice, etc. should be used to guarantee performance, reliability and safety for the product design.

| Parameter          | Symbol | Minimum | Maximum | Units | Notes                                          |
|--------------------|--------|---------|---------|-------|------------------------------------------------|
| Laser output power | LOP    |         | 716     | uW    | Class 1 limit with recommended VCSEL and lens. |

### **LASER Output Power**

The laser beam output power as measured at the navigation surface plane is specified below. The following conditions apply:

- 1. The system is adjusted according to the above procedure.
- 2. The system is operated within the recommended operating temperature range.
- 3. The VDD value is no greater than 300mV above its value at the time of adjustment.
- 4. No allowance for optical power meter accuracy is assumed.

### **Disabling the LASER**

LASER\_NEN is connected to the gate of a P-channel MOSFET transistor which when ON connects VDD to the LASER. In normal operation, LASER\_NEN is low. In the case of a fault condition (ground or VDD at –VCSEL),

LASER\_NEN goes high to turn the transistor off and disconnect VDD from the LASER.

### **Single Fault Detection**

ADNS-6530 is able to detect a short circuit or fault condition at the -VCSEL pin, which could lead to excessive laser power output. A path to ground on this pin will trigger the fault detection circuit, which will turn off the laser drive current source and set the LASER\_NEN output high. When used in combination with external components as shown in the block diagram below, the system will prevent excess laser power for a resistive path to ground at -VCSEL by shutting off the laser. In addition to the ground path fault detection described above, the fault detection circuit is continuously checked for proper operation by internally generating a path to ground with the laser turned off via LASER\_NEN. If the -VCSEL pin is shorted to VDD, this test will fail and will be reported as a fault.

VDD



Figure 9. Single Fault Detection and Eye-safety Feature Block Diagram

### **Regulatory Requirements**

- Passes FCC B and worldwide analogous emission limits when assembled into a mouse with shielded cable and following Avago Technologies recommendations.
- Passes IEC-1000-4-3 radiated susceptibility level when assembled into a mouse with shielded cable and following Avago Technologies recommendations.
- Passes EN61000-4-4/IEC801-4 EFT tests when assembled into a mouse with shielded cable and following Avago Technologies recommendations.
- UL flammability level UL94 V-0.
- Provides sufficient ESD creepage/clearance distance to avoid discharge up to 15kV when assembled into a mouse according to usage instructions above.

| VCSEL Die Source Marking   | V = A, V   | V = C      |       |                                  |
|----------------------------|------------|------------|-------|----------------------------------|
| Parameter                  | Max        | Max        | Units | Notes                            |
| DC Forward current         | 12         | 7.0        | mA    |                                  |
| Peak Pulsing current       | 19         | 9          | mA    | Duration = 100ms, 10% duty cycle |
| Power Dissipation          | 24         | 24         | mW    |                                  |
| Reverse voltage            | 5          | 8          | V     | $I = 10 \mu A$                   |
| Laser Junction Temperature | 150        | 170        | °C    |                                  |
| Operating case Temperature | 5 to 45    | 5 to 45    | °C    |                                  |
| Storage case Temperature   | -40 to +85 | -40 to +85 | °C    |                                  |
| Lead Soldering Temperature | 260        | 260        | °C    | See reflow profile (Figure 10)   |
| ESD (Human-body model)     | 2          | 2          | kV    |                                  |
|                            |            |            |       |                                  |

### **Absolute Maximum Ratings**

### Comments:

- 1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are the stress ratings only and functional operation of the device at these or any other condition beyond those indicated for extended period of time may affect device reliability.
- 2. The maximum ratings do not reflect eye-safe operation. Eye safe operating conditions are listed in the power adjustment procedure section.
- 3. The inherent design of this component causes it to be sensitive to electrostatic discharge. The ESD threshold is listed above. To prevent ESD-induced damage, take adequate ESD precautions when handling this product.



Figure 10. Recommended Soldering Reflow Profile

# **Recommended Operating Conditions**

| Parameter                                     | Symbol              | Minimum | Typical | Maximum         | Units             | Notes                                                  |
|-----------------------------------------------|---------------------|---------|---------|-----------------|-------------------|--------------------------------------------------------|
| Operating Temperature                         | T <sub>A</sub>      | 5       |         | 40              | °C                |                                                        |
| Power supply voltage                          | V <sub>DD</sub>     | 2.7     | 2.8     | 3.6             | Volts             | Including noise.                                       |
| Power supply rise time                        | V <sub>RT</sub>     | 1       |         | 100             | μsms              | 0 to 2.8V                                              |
|                                               |                     |         |         |                 |                   |                                                        |
| Supply noise (Sinusoidal)                     | V <sub>NA</sub>     |         |         | 100             | mV <sub>p-p</sub> | 10kHz-50MHz                                            |
| Serial Port Clock Frequency                   | f <sub>SCLK</sub>   |         |         | 1               | MHz               | Active drive, 50% duty cycle                           |
| Distance from lens reference plane to surface | Z                   | 2.18    | 2.40    | 2.62            | mm                | Results in +/- 0.22 mm mini-<br>mum DOF. See Figure 11 |
| Speed                                         | S                   |         |         | 20              | in/sec            |                                                        |
| Acceleration                                  | А                   |         |         | 8               | g                 |                                                        |
| Load Capacitance                              | Cout                |         |         | 100             | pF                | MOTION, MISO                                           |
| Voltage at -VCSEL                             | V <sub>-VCSEL</sub> | 0.3     |         | V <sub>DD</sub> | V                 |                                                        |

### Optical/Electrical Characteristics (at $Tc = 5^{\circ}C$ to $45^{\circ}C$ ):

| VCSEL Die Source Marking                | V = A,\       | 1   |       | V = C |     |       |     |       |                                                                                                                                                           |
|-----------------------------------------|---------------|-----|-------|-------|-----|-------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Parameter                               | Symbol        | Min | Тур   | Мах   | Min | Тур   | Мах | Units | Notes                                                                                                                                                     |
| Peak Wavelength                         | λ             | 832 |       | 865   | 832 |       | 865 | nm    |                                                                                                                                                           |
| Maximum Radiant<br>Power                | LOPmax        |     | 4.5   |       |     | 4.0   |     | mW    | Maximum output<br>power under any<br>condition. This is<br>not a recommended<br>operating condition<br>and does not meet<br>eye safety require-<br>ments. |
| Wavelength Tempera-<br>ture coefficient | dλ/dT         |     | 0.065 |       |     | 0.065 |     | nm/ºC |                                                                                                                                                           |
| Wavelength Current coefficient          | dλ/dI         |     | 0.21  |       |     | 0.3   |     | nm/mA |                                                                                                                                                           |
| Beam Divergence                         | θFW@1/<br>e^2 |     | 15    |       |     | 16    |     | deg   |                                                                                                                                                           |
| Threshold current                       | lth           |     | 4.2   |       |     | 3.0   |     | mA    |                                                                                                                                                           |
| Slope Efficiency                        | SE            |     | 0.4   |       |     | 0.35  |     | W/A   |                                                                                                                                                           |
| Forward Voltage                         | VF            |     | 2.1   | 2.4   |     | 2.1   | 2.4 | V     | At 500uW output<br>power                                                                                                                                  |

Comments:

- 1. VCSELs are sorted into bins as specified in the Figure 7. Package outline drawing (top view). Appropriate binning register data values are used in the application circuit to achieve the target output power. The VCSEL binning is marked on the integrated COB LaserStream sensor package.
- 2. When driven with current or temperature range greater than specified in the <u>power adjustment procedure</u> section, eye safety limits may be exceeded. The VCSEL should then be treated as a Class 3b laser and as a potential eye hazard.



Figure 11. Distance from lens reference plane to surface, Z

# **AC Electrical Specifications**

| <b>Electrical Characteristics over</b> | recommended ope | erating conditions. | Typical values | at 25 °C, VDD=2.8V. |
|----------------------------------------|-----------------|---------------------|----------------|---------------------|
|                                        |                 |                     | ~ 1            | ,                   |

| Parameter                                             | Symbol                            | Min. | Тур. | Max.                | Units | Notes                                                                                                                                                                                        |
|-------------------------------------------------------|-----------------------------------|------|------|---------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Motion delay after reset                              | t <sub>MOT-RST</sub>              |      |      | 23                  | ms    | From SW_RESET register write to valid motion, assuming motion is present                                                                                                                     |
| Shutdown                                              | t <sub>STDWN</sub>                |      |      | 50                  | ms    | From Shutdown mode active to low current                                                                                                                                                     |
| Wake from shut-<br>down                               | twakeup                           | 23   |      |                     | ms    | From Shutdown mode inactive to valid motion. Notes:<br>A RESET must be asserted after a shutdown. Refer to<br>section "Notes on Shutdown and Forced Rest", also note<br>t <sub>MOT-RST</sub> |
| Forced Rest enable                                    | t <sub>REST-EN</sub>              |      |      | 1                   | S     | From RESTEN bits set to low current                                                                                                                                                          |
| Wake from Forced<br>Rest                              | t <sub>REST-DIS</sub>             |      |      | 1                   | S     | From RESTEN bits cleared to valid motion                                                                                                                                                     |
| MISO rise time                                        | t <sub>r-MISO</sub>               |      | 150  | 300                 | ns    | C <sub>L</sub> = 100pF                                                                                                                                                                       |
| MISO fall time                                        | t <sub>f-MISO</sub>               |      | 150  | 300                 | ns    | $C_{L} = 100 pF$                                                                                                                                                                             |
| MISO delay after<br>SCLK                              | t <sub>DLY-MISO</sub>             |      |      | 120                 | ns    | From SCLK falling edge to MISO data valid, no load conditions                                                                                                                                |
| MISO hold time                                        | t <sub>hold-</sub><br>MISO        | 0.5  |      | 1/f <sub>SCLK</sub> | us    | Data held until next falling SCLK edge                                                                                                                                                       |
| MOSI hold time                                        | t <sub>hold-</sub><br>MOSI        | 200  |      |                     | ns    | Amount of time data is valid after SCLK rising edge                                                                                                                                          |
| MOSI setup time                                       | t <sub>setup-</sub><br>MOSI       | 120  |      |                     | ns    | From data valid to SCLK rising edge                                                                                                                                                          |
| SPI time between write commands                       | t <sub>SWW</sub>                  | 30   |      |                     | μs    | From rising SCLK for last bit of the first data byte, to ris-<br>ing SCLK for last bit of the second data byte.                                                                              |
| SPI time between<br>write and read com-<br>mands      | t <sub>SWR</sub>                  | 20   |      |                     | μs    | From rising SCLK for last bit of the first data byte, to ris-<br>ing SCLK for last bit of the second address byte.                                                                           |
| SPI time between<br>read and subse-<br>quent commands | t <sub>SRW</sub> t <sub>SRR</sub> | 500  |      |                     | ns    | From rising SCLK for last bit of the first data byte, to fall-<br>ing SCLK for the first bit of the address byte of the next<br>command.                                                     |
| SPI read address-<br>data delay                       | t <sub>SRAD</sub>                 | 4    |      |                     | μs    | From rising SCLK for last bit of the address byte, to fall-<br>ing SCLK for first bit of data being read.                                                                                    |
| NCS inactive after motion burst                       | t <sub>BEXIT</sub>                | 500  |      |                     | ns    | Minimum NCS inactive time after motion burst before next SPI usage                                                                                                                           |
| NCS to SCLK active                                    | t <sub>NCS-SCLK</sub>             | 120  |      |                     | ns    | From NCS falling edge to first SCLK rising edge                                                                                                                                              |
| SCLK to NCS inac-<br>tive (for read opera-<br>tion)   | t <sub>SCLK-NCS</sub>             | 120  |      |                     | ns    | From last SCLK rising edge to NCS rising edge, for valid<br>MISO data transfer                                                                                                               |
| SCLK to NCS inac-<br>tive (for write opera-<br>tion)  | t <sub>SCLK-NCS</sub>             | 20   |      |                     | us    | From last SCLK rising edge to NCS rising edge, for valid<br>MOSI data transfer                                                                                                               |
| NCS to MISO high-Z                                    | t <sub>NCS-MISO</sub>             |      |      | 500                 | ns    | From NCS rising edge to MISO high-Z state                                                                                                                                                    |
| MOTION rise time                                      | t <sub>r-MOTION</sub>             |      | 150  | 300                 | ns    | $C_L = 100 pF$                                                                                                                                                                               |
| MOTION fall time                                      | t <sub>f-MOTION</sub>             |      | 150  | 300                 | ns    | C <sub>L</sub> = 100pF                                                                                                                                                                       |
| Transient Supply<br>Current                           | I <sub>DDT</sub>                  |      |      | 45                  | mA    | Max supply current during a $V_{DD}$ ramp from 0 to 3.6V                                                                                                                                     |

# **DC Electrical Specifications**

| Electrical Characteristics over recommended operating conditions. Typical values at 25 °C, VDD=2.8 V. |   |
|-------------------------------------------------------------------------------------------------------|---|
|                                                                                                       | _ |

| Parameter                               | Symbol                                                                                         | Minimum               | Typical                 | Maximum                  | Units | Notes                                                                                                                       |
|-----------------------------------------|------------------------------------------------------------------------------------------------|-----------------------|-------------------------|--------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------|
| DC Supply Current<br>in various modes   | I <sub>DD_RUN</sub><br>I <sub>DD_REST1</sub><br>I <sub>DD_REST2</sub><br>I <sub>DD_REST3</sub> |                       | 4<br>0.5<br>0.2<br>0.06 | 12<br>1.8<br>0.6<br>0.18 | mA    | Average current, including LASER<br>current<br>No load on MISO, Motion<br>On black copy surface<br>500uW laser output power |
| Peak Supply Current                     |                                                                                                |                       |                         | 40                       | mA    | 100% LASER current on black copy surface                                                                                    |
| Shutdown Supply Current                 | Iddstdwn                                                                                       |                       | 1                       | 12                       | μA    | NCS, SCLK = VDDMOSI = GND-<br>MISO = Hi-Z                                                                                   |
| Input Low Voltage                       | VIL                                                                                            |                       |                         | 0.5                      | V     | SCLK, MOSI, NCS                                                                                                             |
| Input High Voltage                      | VIH                                                                                            | V <sub>DD</sub> - 0.5 |                         |                          | V     | SCLK, MOSI, NCS                                                                                                             |
| Input hysteresis                        | $V_{I\_HYS}$                                                                                   |                       | 100                     |                          | mV    | SCLK, MOSI, NCS                                                                                                             |
| Input leakage current                   | l <sub>leak</sub>                                                                              |                       | ±1                      | ±10                      | μΑ    | $Vin = V_{DD}$ -0.6V, SCLK, MOSI, NCS                                                                                       |
| Current @ (-VCSEL) pin                  | I <sub>LAS</sub>                                                                               | 2                     |                         | 8.5                      | mA    | $LOP = 500 \mu W$                                                                                                           |
| Output Low Voltage, MISO,<br>LASER_NEN  | V <sub>OL</sub>                                                                                |                       |                         | 0.7                      | V     | lout= 1mA, MISO, MOTIONIout=<br>1mA, LASER_NEN                                                                              |
| Output High Voltage, MISO,<br>LASER_NEN | V <sub>OH</sub>                                                                                | V <sub>DD</sub> - 0.7 |                         |                          | V     | lout= -1mA, MISO, MOTIONIout=<br>-0.5mA, LASER_NEN                                                                          |
| Input Capacitance                       | C <sub>in</sub>                                                                                |                       |                         | 10                       | pF    | MOSI, NCS, SCLK                                                                                                             |

### **Sensor's Typical Performance Characteristics**



Figure 12. Mean Resolution vs. Z at 800cpi



Figure 13. Average Error vs. Distance at 800cpi



Figure 14. Wavelength Responsivity

## **VCSEL's Typical Characteristics**



Figure 15. Forward Voltage vs. Forward Current for VCSEL



Figure 16. Optical Power vs. Forward Current for VCSEL



Figure 17. Junction Temperature Rise vs. Forward Current for VCSEL

### Power management modes

The ADNS-6530 has three power-saving modes. Each mode has a different motion detection period, affecting response time to mouse motion (Response Time). The sensor automatically changes to the appropriate mode, depending on the time since the last reported motion (Downshift Time). The parameters of each mode are shown in the following table.

| Mode   | Response Time (nominal) | Downshift Time (nominal) |
|--------|-------------------------|--------------------------|
| Rest 1 | 16.5ms                  | 237ms                    |
| Rest 2 | 82ms                    | 8.4s                     |
| Rest 3 | 410ms                   | 504s                     |

### **Motion Pin Timing**

The motion pin is a level-sensitive output that signals the micro-controller when motion has occurred. The motion pin is lowered whenever the motion bit is set; in other words, whenever there is data in the Delta\_X or Delta\_Y registers. Clearing the motion bit (by reading Delta\_X and Delta\_Y, or writing to the Motion register) will put the motion pin high.

### LASER Mode

For power savings, the VCSEL will not be continuously on. ADNS-6530 will flash the VCSEL only when needed.

### **Synchronous Serial Port**

The synchronous serial port is used to set and read parameters in the ADNS-6530, and to read out the motion information. The port is a four-wire port. The host micro-controller always initiates communication; the ADNS-6530 never initiates data transfers. SCLK, MOSI, and NCS may be driven directly by a micro-controller. The port pins may be shared with other SPI slave devices. When the NCS pin is high, the inputs are ignored and the output is tri-stated.

The lines that comprise the SPI port:

- SCLK: Clock input. It is always generated by the master (the micro-controller).
- MOSI: Input data. (Master Out/Slave In)
- MISO: Output data. (Master In/Slave Out)
- NCS: Chip select input (active low). NCS needs to be low to activate the serial port; otherwise, MISO will be high Z, and MOSI & SCLK will be ignored. NCS can also be used to reset the serial port in case of an error.

### **Chip Select Operation**

The serial port is activated after NCS goes low. If NCS is raised during a transaction, the entire transaction is aborted and the serial port will be reset. This is true for all transactions. After a transaction is aborted, the normal address-to-data or transaction-to-transaction delay is still required before beginning the next transaction. To improve communication reliability, all serial transactions should be framed by NCS. In other words, the port should not remain enabled during periods of non-use because ESD and EFT/B events could be interpreted as serial communication and put the chip into an unknown state. In addition, NCS must be raised after each burst-mode transaction is complete to terminate burst-mode. The port is not available for further use until burst-mode is terminated.

### **Write Operation**

Write operation, defined as data going from the micro-controller to the ADNS-6530, is always initiated by the micro-controller and consists of two bytes. The first byte contains the address (seven bits) and has a "1" as its MSB to indicate data direction. The second byte contains the data. The ADNS-6530 reads MOSI on rising edges of SCLK.





Figure 19. MOSI Setup and Hold Time

#### **Read Operation**

A read operation, defined as data going from the ADNS-6530 to the micro-controller, is always initiated by the microcontroller and consists of two bytes. The first byte contains the address, is sent by the micro-controller over MOSI, and has a "0" as its MSB to indicate data direction. The second byte contains the data and is driven by the ADNS-6530 over MISO. The sensor outputs MISO bits on falling edges of SCLK and samples MOSI bits on every rising edge of SCLK.



Figure 21. MISO Delay and Hold Time

Note: The 0.5/fSCLK minimums high state of SCLK is also the minimum MISO data hold time of the ADNS-6530. Since the falling edge of SCLK is actually the start of the next read or write command, the ADNS-6530 will hold the state of data on MISO until the falling edge of SCLK.

#### **Required timing between Read and Write Commands**

There are minimum timing requirements between read and write commands on the serial port.



Figure 22. Timing between two write commands

If the rising edge of the SCLK for the last data bit of the second write command occurs before the required delay (t<sub>SWW</sub>), then the first write command may not complete correctly.



Figure 23. Timing between write and read commands

If the rising edge of SCLK for the last address bit of the read command occurs before the required delay (t<sub>SWR</sub>), the write command may not complete correctly.



#### Figure 24. Timing between read and either write or subsequent read commands

During a read operation SCLK should be delayed at least  $t_{SRAD}$  after the last address data bit to ensure that the ADNS-6530 has time to prepare the requested data. The falling edge of SCLK for the first address bit of either the read or write command must be at least  $t_{SRR}$  or  $t_{SRW}$  after the last SCLK rising edge of the last data bit of the previous read operation.

### **Burst Mode Operation**

Burst mode is a special serial port operation mode that may be used to reduce the serial transaction time for a motion read. The speed improvement is achieved by continuous data clocking to or from multiple registers without the need to specify the register address, and by not requiring the normal delay period between data bytes.

Burst mode is activated by reading the Motion\_Burst register. The ADNS-6530 will respond with the contents of the Motion, Delta\_X, Delta\_Y, SQUAL, Shutter\_Upper, Shutter\_Lower and Maximum\_Pixel registers in that order. The burst transaction can be terminated anywhere in the sequence after the Delta\_X value by bringing the NCS pin high. After sending the register address, the micro-controller must wait t<sub>SRAD</sub> and then begin reading data. All data bits can be read with no delay between bytes by driving SCLK at the normal rate. The data are latched into the output buffer after the last address bit is received. After the burst transmission is complete, the micro-controller must raise the NCS line for at least t<sub>BEXIT</sub> to terminate burst mode. The serial port is not available for use until it is reset with NCS, even for a second burst transmission.





### Notes on Power-up

The ADNS-6530 does not perform an internal power up self-reset; the POWER\_UP\_RESET register must be written every time power is applied. The appropriate sequence is as follows:

- 1. Apply power
- 2. Drive NCS high, then low to reset the SPI port
- 3. Write 0x5a to register 0x3a
- 4. Wait for tWAKEUP
- 5. Write 0xFE to register 0x28
- 6. Read from registers 0x02, 0x03 and 0x04 (or read these same 3 bytes from burst motion register 0x42) one time regardless of the motion pin state.

During power-up there will be a period of time after the power supply is high but before any clocks are available. The table below shows the state of the various pins during power-up and reset.

| State of Signal Pins After VDD is Valid |             |                       |                      |                |  |  |  |  |
|-----------------------------------------|-------------|-----------------------|----------------------|----------------|--|--|--|--|
| Pin                                     | On Power-Up | NCS High before Reset | NCS Low before Reset | After Reset    |  |  |  |  |
| NCS                                     | Functional  | High                  | Low                  | Functional     |  |  |  |  |
| MISO                                    | Undefined   | Undefined             | Functional           | Depends on NCS |  |  |  |  |
| SCLK                                    | Ignored     | Ignored               | Functional           | Depends on NCS |  |  |  |  |
| MOSI                                    | Ignored     | Ignored               | Functional           | Depends on NCS |  |  |  |  |
| -VCSEL                                  | Undefined   | Undefined             | Undefined            | Functional     |  |  |  |  |
| MOTION                                  | Undefined   | Undefined             | Undefined            | Functional     |  |  |  |  |
| LASER_NEN                               | Undefined   | Undefined             | Undefined            | Functional     |  |  |  |  |

### Notes on Shutdown and Forced Rest

The ADNS-6530 can be set in Rest mode through the Configuration\_Bits register (0x11). This is to allow for further power savings in applications where the sensor does not need to operate all the time.

The ADNS-6530 can be set in Shutdown mode by writing 0xe7 to register 0x3b. The SPI port should not be accessed when Shutdown mode is asserted, except the power-up command (writing 0x5a to register 0x3a). (Other ICs on the same SPI bus can be accessed, as long as the sensor's NCS pin is not asserted.) The table below shows the state of various pins during shutdown. To deassert Shutdown mode:

- 1. Write 0x5a to register 0x3a
- 2. Wait for t<sub>WAKEUP</sub>
- 3. Write 0xFE to register 0x28
- 4. Any register settings must then be reloaded.

| Pin       | Status when Shutdown Mode |
|-----------|---------------------------|
| NCS       | Functional *1             |
| MISO      | Undefined *2              |
| SCLK      | Ignore if NCS = 1 $^{*3}$ |
| MOSI      | Ignore if NCS = 1 $^{*4}$ |
| XYLASER   | High (off)                |
| LASER_NEN | High (off)                |
| MOTION    | Undefined *2              |

- \*1 NCS pin must be held to 1 (high) if SPI bus is shared with other devices. It is recommended to hold to 1 (high) during Power Down unless powering up the Sensor. It must be held to 0 (low) if the sensor is to be re-powered up from shutdown (writing 0x5a to register 0x3a).
- \*2 Depends on last state
- \*3 SCLK is ignored if NCS is 1 (high). It is functional if NCS is 0 (low).
- \*4 MOSI is ignored if NCS is 1 (high). If NCS is 0 (low), any command present on the MOSI pin will be ignored except power-up command (writing 0x5a to register 0x3a).

**Note:** There are long wakeup times from shutdown and forced Rest. These features should not be used for power management during normal mouse motion.

# Registers

The ADNS-6530 registers are accessible via the serial port. The registers are used to read motion data and status as well as to set the device configuration.

| Address   | Register            | Read/Write | Default Value |
|-----------|---------------------|------------|---------------|
| 0x00      | Product_ID          | R          | 0x20          |
| 0x01      | Revision_ID         | R          | 0x03          |
| 0x02      | Motion              | R/W        | 0x00          |
| 0x03      | Delta_X             | R          | 0x00          |
| 0x04      | Delta_Y             | R          | 0x00          |
| 0x05      | SQUAL               | R          | 0x00          |
| 0x06      | Shutter_Upper       | R          | 0x00          |
| 0x07      | Shutter_Lower       | R          | 0x64          |
| 0x08      | Maximum_Pixel       | R          | 0xd0          |
| 0x09      | Pixel_Sum           | R          | 0x80          |
| 0x0a      | Minimum_Pixel       | R          | 0x00          |
| 0x0b      | Pixel_Grab          | R/W        | 0x00          |
| 0x0c      | CRC0                | R          | 0x00          |
| 0x0d      | CRC1                | R          | 0x00          |
| 0x0e      | CRC2                | R          | 0x00          |
| 0x0f      | CRC3                | R          | 0x00          |
| 0x10      | Self_Test           | W          | NA            |
| 0x11      | Configuration_Bits  | R/W        | 0x03          |
| 0x12-0x19 | Reserved            |            |               |
| 0x1a      | LASER_CTRL0         | R/W        | 0x00          |
| 0x1d      | LSRPWR_CFG1         | R/W        | 0x00          |
| 0x1e      | Reserved            |            |               |
| 0x1f      | LASER_CTRL1         | R/W        | 0x01          |
| 0x20-0x2d | Reserved            |            |               |
| 0x2e      | Observation         | R/W        | 0x00          |
| 0x2f-0x39 | Reserved            |            |               |
| 0x3a      | POWER_UP_RESET      | W          | NA            |
| 0x3b      | Shutdown            | W          | NA            |
| 0x3c-0x3d | Reserved            |            |               |
| 0x3e      | Inverse_Revision_ID | R          | 0xfc          |
| 0x3f      | Inverse_Product_ID  | R          | 0xdf          |
| 0x42      | Motion_Burst        | R          | 0x00          |
|           |                     |            |               |

| Product  | _ID              | Add                   | ress: 0x00                                    |                                  |                                 |                                  |                                |                                             |
|----------|------------------|-----------------------|-----------------------------------------------|----------------------------------|---------------------------------|----------------------------------|--------------------------------|---------------------------------------------|
| Access   | : Read           | Res                   | et Value: 0x20                                | )                                |                                 |                                  |                                |                                             |
| Bit      | 7                | 6                     | 5                                             | 4                                | 3                               | 2                                | 1                              | 0                                           |
| Field    | PID <sub>7</sub> | PID <sub>6</sub>      | PID <sub>5</sub>                              | PID <sub>4</sub>                 | PID <sub>3</sub>                | PID <sub>2</sub>                 | PID <sub>1</sub>               | PID <sub>0</sub>                            |
| Data Ty  | /pe              | : 8-Bi                | it unsigned in                                | teger                            |                                 |                                  |                                |                                             |
| USAGE    |                  | : This<br>regi<br>fun | s register cont<br>ister does not<br>ctional. | ains a unique<br>t change; it ca | identification<br>an be used to | assigned to tl<br>verify that th | he ADNS-6530<br>ne serial comr | ). The value in this<br>nunications link is |
| Revision | _ID              | Add                   | ress: 0x01                                    |                                  |                                 |                                  |                                |                                             |
| Access   | : Read           | Res                   | et Value: 0x03                                | }                                |                                 |                                  |                                |                                             |
| Bit      | 7                | 6                     | 5                                             | 4                                | 3                               | 2                                | 1                              | 0                                           |
| Field    | RID <sub>7</sub> | RID <sub>6</sub>      | RID <sub>5</sub>                              | RID <sub>4</sub>                 | RID <sub>3</sub>                | RID <sub>2</sub>                 | RID <sub>1</sub>               | RID <sub>0</sub>                            |
| Data Ty  | /pe              | : 8-Bi                | it unsigned in                                | teger                            |                                 |                                  |                                |                                             |
| USAGE    |                  | : This<br>leas        | s register cont<br>sed.                       | tains the IC re                  | vision. It is su                | bject to chan                    | ge when new                    | IC versions are re-                         |

|            |                              | Address:                                    | 0x02                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------|------------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Read/Write |                              | Reset V                                     | alue: 0x00                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 7          | 6                            |                                             | 5                                                                                                                                                                                                                    | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| MOT        | PIXF                         | RDY                                         | PIXFIRST                                                                                                                                                                                                             | OVF                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | LP_VALID                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | FAULT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| pe         | :                            | Bit field                                   |                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|            | :                            | Registe<br>read. If<br>cumula               | r 0x02 allows<br>the MOT bit<br>ted motion. F                                                                                                                                                                        | the user to de<br>is set, then the<br>Read this regis                                                                                                                                                                                                                                                                                                                                                                                                                             | etermine if mo<br>e user should i<br>ter before rea                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | tion has occur<br>read registers<br>ding the Delta                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | rred since the<br>0x03 and 0x04<br>a_X and Delta                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | last time it was<br>4 to get the ac-<br>_Y registers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|            |                              | Writing<br>The wri                          | anything to t<br>tten data byt                                                                                                                                                                                       | his register cle<br>e is not saved                                                                                                                                                                                                                                                                                                                                                                                                                                                | ears the MOT a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ind OVF bits, D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | elta_X and De                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | elta_Y registers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|            |                              | Internal<br>ternal b<br>overflov            | l buffers can<br>ouffers overflo<br>w, write anytl                                                                                                                                                                   | accumulate m<br>ows, then abso<br>ning to this reg                                                                                                                                                                                                                                                                                                                                                                                                                                | ore than eigh<br>plute path dat<br>gister.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | t bits of motio<br>a is lost and t                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | on for X or Y. 1<br>he OVF bit is s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | f one of the in-<br>set. To clear the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|            |                              | Check t<br>discard<br>tion.                 | he OVF bit if the motion a                                                                                                                                                                                           | more than 4'<br>s erroneous. V                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ′ of motion is<br>/rite anything                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | accumulated<br>to this registe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | without readi<br>r to clear the c                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ing it. If bit set,<br>overflow condi-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|            |                              | The PIX<br>register<br>Pixel_G<br>if PIXFIF | RDY bit will k<br>Check that<br>rab pointer h<br>RST is set to h                                                                                                                                                     | be set whenev<br>this bit is set<br>as been reset<br>igh.                                                                                                                                                                                                                                                                                                                                                                                                                         | rer a valid pixe<br>before readi<br>to pixel 0,0 on                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | el data byte is<br>ng from Pixel<br>the initial writ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | available in tł<br>_Dump. To e<br>te to Pixel_Gra                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ne Pixel_Dump<br>ensure that the<br>ab, check to see                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|            | Read/Write<br>7<br>MOT<br>pe | Read/Write<br>7 6<br>MOT PIXF<br>pe :<br>:  | Read/Write Reset V.   7 6   MOT PIXRDY   pe : Bit field   : Registeread. If cumula   Writing The writing   The writing Internaternal be overflow   Check tdiscard tion. The PIX   The PIX The PIX   if PIXFIF FIXFIF | Read/Write   Reset Value: 0x02     7   6   5     MOT   PIXRDY   PIXFIRST     pe   :   Bit field.     :   Register 0x02 allows<br>read. If the MOT bit is<br>cumulated motion. F     Writing anything to t     The written data byt     Internal buffers can a<br>ternal buffers overflor<br>overflow, write anyth     Check the OVF bit if<br>discard the motion a<br>tion.     The PIXRDY bit will k<br>register. Check that<br>Pixel_Grab pointer h.<br>if PIXFIRST is set to h | Read/Write   Reset Value: 0x00     7   6   5   4     MOT   PIXRDY   PIXFIRST   OVF     pe   :   Bit field.   :     :   Register 0x02 allows the user to deread. If the MOT bit is set, then the cumulated motion. Read this register clear the written data byte is not saved.     Writing anything to this register clear the written data byte is not saved.     Internal buffers can accumulate maternal buffers overflows, then absord overflow, write anything to this register clear the motion as erroneous. We tion.     The PIXRDY bit will be set whenever egister. Check that this bit is set Pixel_Grab pointer has been reset to if PIXFIRST is set to high. | Read/Write   Reset Value: 0x00     7   6   5   4   3     MOT   PIXRDY   PIXFIRST   OVF   LP_VALID     pe   :   Bit field.   :   Register 0x02 allows the user to determine if more read. If the MOT bit is set, then the user should cumulated motion. Read this register before read. Writing anything to this register clears the MOT a The written data byte is not saved.   Internal buffers can accumulate more than eighter ternal buffers overflows, then absolute path dat overflow, write anything to this register.     Check the OVF bit if more than 4" of motion is discard the motion as erroneous. Write anything tion.   The PIXRDY bit will be set whenever a valid pixer register. Check that this bit is set before readi Pixel_Grab pointer has been reset to pixel 0,0 on if PIXFIRST is set to high. | Read/Write   Reset Value: 0x00     7   6   5   4   3   2     MOT   PIXRDY   PIXFIRST   OVF   LP_VALID   FAULT     pe   :   Bit field.   :   Register 0x02 allows the user to determine if motion has occur read. If the MOT bit is set, then the user should read registers cumulated motion. Read this register before reading the Delta Writing anything to this register clears the MOT and OVF bits, D The written data byte is not saved.     Internal buffers can accumulate more than eight bits of motio ternal buffers overflows, then absolute path data is lost and the overflow, write anything to this register.   Check the OVF bit if more than 4" of motion is accumulated discard the motion as erroneous. Write anything to this register tion.     The PIXRDY bit will be set whenever a valid pixel data byte is register. Check that this bit is set before reading from Pixel Pixel_Grab pointer has been reset to pixel 0,0 on the initial writif PIXFIRST is set to high. | Read/Write   Reset Value: 0x00     7   6   5   4   3   2   1     MOT   PIXRDY   PIXFIRST   OVF   LP_VALID   FAULT   Reserved     pe   :   Bit field.   :   Register 0x02 allows the user to determine if motion has occurred since the read. If the MOT bit is set, then the user should read registers 0x03 and 0x0 cumulated motion. Read this register before reading the Delta_X and Delta Writing anything to this register clears the MOT and OVF bits, Delta_X and Delta The written data byte is not saved.   Internal buffers can accumulate more than eight bits of motion for X or Y. I ternal buffers overflows, then absolute path data is lost and the OVF bit is soverflow, write anything to this register.   Check the OVF bit if more than 4" of motion is accumulated without readid discard the motion as erroneous. Write anything to this register to clear the otion.     The PIXRDY bit will be set whenever a valid pixel data byte is available in the register. Check that this bit is set before reading from Pixel_Dump. To e Pixel_Grab pointer has been reset to pixel 0,0 on the initial write to Pixel_Graz if PIXFIRST is set to high. |

| Field Name | Description                                                                                                                                                                                                                                   |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| МОТ        | Motion since last report<br><b>0 = no motion</b><br>1 = motion occurred, data ready for reading in Delta_X and Delta_Y registers                                                                                                              |
| PIXRDY     | Pixel Dump data byte is available in Pixel_Dump register<br><b>0 = data not available</b><br>1 = data available                                                                                                                               |
| PIXFIRST   | This bit is set when the Pixel_Grab register is written to or when a complete pixel ar-<br>ray has been read, initiating an increment to pixel 0,0.<br><b>0 = Pixel_Grab data not from pixel 0,0</b><br>1 = Pixel_Grab data is from pixel 0,0 |
| OVF        | Motion overflow, $\Delta Y$ and/or $\Delta X$ buffer has overflowed since last report <b>0 = no overflow</b><br>1 = overflow has occurred                                                                                                     |
| LP_VALID   | Laser Power Settings<br><b>0 = register 0x1a and register 0x1f or register 0x1c and register 0x1d do not have complementary</b><br><b>values</b><br>1 = laser power is valid                                                                  |
| FAULT      | Indicates that -VCSEL is shorted to GND or VDD<br><b>0 = no fault detected</b><br>1 = fault detected                                                                                                                                          |

Note: Avago Technologies recommends that registers 0x02, 0x03 and 0x04 be read sequentially.

| Delta_X |                | Add            | ress: 0x03             |                      |             |          |                |                |          |                |           |                |        |
|---------|----------------|----------------|------------------------|----------------------|-------------|----------|----------------|----------------|----------|----------------|-----------|----------------|--------|
| Access: | Read           | Res            | et Value:              | 0x00                 |             |          |                |                |          |                |           |                |        |
| Bit     | 7              | 6              | 5                      |                      | 4           |          | 3              | 2              |          | 1              |           | 0              |        |
| Field   | X <sub>7</sub> | X <sub>6</sub> | X5                     |                      | X4          |          | X <sub>3</sub> | X <sub>2</sub> |          | X <sub>1</sub> |           | X <sub>0</sub> |        |
| Data Ty | pe             | : 8-b          | it 2's com             | plemen               | it numbe    | er.      |                |                |          |                |           |                |        |
| USAGE   |                | : X m<br>clea  | novement<br>ars the re | : is coun<br>gister. | ts since la | ast repo | ort. Abso      | lute valu      | e is det | ermined        | by reso   | lution. R      | eading |
|         |                | Motion         | -128                   | -127                 |             | -2       | -1             | 0              | +1       | +2             |           | +126           | +127   |
|         |                |                | ⊢                      |                      | _{          |          |                |                |          |                | <u>_{</u> |                | _      |
|         |                | Delta_X        | 80                     | 81                   |             | FE       | FF             | 00             | 01       | 02             |           | 7E             | 7F     |

Note: Avago Technologies recommends that registers 0x02, 0x03 and 0x04 be read sequentially.

| Delta_Y |                | Add            | ress: 0x04             |                    |                |          |                |                |           |                |         |                |        |
|---------|----------------|----------------|------------------------|--------------------|----------------|----------|----------------|----------------|-----------|----------------|---------|----------------|--------|
| Access: | Read           | Res            | et Value:              | 0x00               |                |          |                |                |           |                |         |                |        |
| Bit     | 7              | 6              | 5                      |                    | 4              |          | 3              | 2              |           | 1              |         | 0              |        |
| Field   | Y <sub>7</sub> | Y <sub>6</sub> | Y <sub>5</sub>         |                    | Y <sub>4</sub> |          | Y <sub>3</sub> | Y <sub>2</sub> |           | Y <sub>1</sub> |         | Y <sub>0</sub> |        |
| Data Ty | pe             | : Eig          | ht bit 2's             | compler            | ment nu        | mber.    |                |                |           |                |         |                |        |
| USAGE   |                | : Ym<br>clea   | novement<br>ars the re | is coun<br>gister. | ts since l     | ast repo | ort. Abso      | lute valu      | e is dete | ermined        | by reso | lution. R      | eading |
|         |                | Motion         | -128                   | -127               |                | -2       | -1             | 0              | +1        | +2             |         | +126           | +127   |
|         |                |                | ⊢                      |                    | _ <u>{</u>     |          |                |                |           |                | _{}_    |                |        |
|         |                | Delta_Y        | 80                     | 81                 |                | FE       | FF             | 00             | 01        | 02             |         | 7E             | 7F     |

Note: Avago Technologies recommends that registers 0x02, 0x03 and 0x04 be read sequentially.

| SQUAL   |                 | Addı            | ess: 0x05         |                 |                 |                 |                 |                 |  |  |
|---------|-----------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-----------------|--|--|
| Access: | Read            | Res             | Reset Value: 0x00 |                 |                 |                 |                 |                 |  |  |
| Bit     | 7               | 6               | 5                 | 4               | 3               | 2               | 1               | 0               |  |  |
| Field   | SQ <sub>7</sub> | SQ <sub>6</sub> | SQ <sub>5</sub>   | SQ <sub>4</sub> | SQ <sub>3</sub> | SQ <sub>2</sub> | SQ <sub>1</sub> | SQ <sub>0</sub> |  |  |

Data Type

USAGE

: Upper 8 bits of a 9-bit unsigned integer.

: SQUAL (Surface Quality) is a measure of the number of valid features visible by the sensor in the current frame.

The maximum SQUAL register value is 162. Since small changes in the current frame can result in changes in SQUAL, variations in SQUAL when looking at a surface are expected. The graph below shows 800 sequentially acquired SQUAL values, while a sensor was moved slowly over white paper. SQUAL is nearly equal to zero, if there is no surface below the sensor. SQUAL is typically maximized when the navigation surface is at the optimum distance from the imaging lens (the nominal Z-height).



SQUAL Value (White Paper) At Z = 2.4mm, Circle@7.5" diameter, Speed-6ips



Figure 26. SQUAL Values at 800cpi (White Paper)

Figure 27. Mean SQUAL vs. Z (White Paper)

| Shutter_Upp          | er             | A                 | ddress: 0x06      |                 |                 |                 |                |                |  |  |
|----------------------|----------------|-------------------|-------------------|-----------------|-----------------|-----------------|----------------|----------------|--|--|
| Access: Rea          | ad             | Reset Value: 0x00 |                   |                 |                 |                 |                |                |  |  |
| Bit 7                |                | 6                 | 5                 | 4               | 3               | 2               | 1              | 0              |  |  |
| Field S <sub>1</sub> | 15             | S <sub>14</sub>   | S <sub>13</sub>   | S <sub>12</sub> | S <sub>11</sub> | S <sub>10</sub> | S9             | S <sub>8</sub> |  |  |
| Shutter_Low          | /er            | A                 | ddress: 0x07      |                 |                 |                 |                |                |  |  |
| Access: Rea          | ad             | R                 | leset Value: 0x64 |                 |                 |                 |                |                |  |  |
| Bit 7                | 7              | 6                 | 5                 | 4               | 3               | 2               | 1              | 0              |  |  |
| Field S              | S <sub>7</sub> | S <sub>6</sub>    | S <sub>5</sub>    | S <sub>4</sub>  | S <sub>3</sub>  | S <sub>2</sub>  | S <sub>1</sub> | S <sub>0</sub> |  |  |
| Field S              | 57             | S <sub>6</sub>    | S <sub>5</sub>    | S <sub>4</sub>  | S <sub>3</sub>  | S <sub>2</sub>  | S <sub>1</sub> |                |  |  |

Data Type USAGE Sixteen bit unsigned integer.

: Units are clock cycles. Read Shutter\_Upper first, then Shutter\_Lower. They should be read consecutively. The shutter is adjusted to keep the average and maximum pixel values within normal operating ranges. The shutter value is automatically adjusted.



Shutter Value (White Paper)

Figure 28. Shutter Values at 800cpi (White Paper)

:



Mean Shutter vs. Z (White paper) 800cpi, Circle@7.5" diameter, Speed-6ips

Figure 29. Mean Shutter vs. Z (White Paper)

| Maximur | n_Pixel         | Add             | ress: 0x08      |                 |                 |                 |                 |                 |
|---------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| Access: | Read            | Res             | et Value: 0xd0  |                 |                 |                 |                 |                 |
| Bit     | 7               | 6               | 5               | 4               | 3               | 2               | 1               | 0               |
| Field   | MP <sub>7</sub> | MP <sub>6</sub> | MP <sub>5</sub> | MP <sub>4</sub> | MP <sub>3</sub> | MP <sub>2</sub> | MP <sub>1</sub> | MP <sub>0</sub> |
| Data Tv | мР <sub>7</sub> | . Eial          | nt-bit number   | MP4             | MP <sub>3</sub> | MP <sub>2</sub> | MP <sub>1</sub> | MPC             |

USAGE

Maximum Pixel value in current frame. Minimum value = 0, maximum value = 254. The maximum pixel value can vary with every frame.

| Pixel_Su | ım              | Add                 | ress: 0x09                                                                                                                                                                                                                                                              |                                   |                                |                       |                 |                 |  |  |
|----------|-----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------|-----------------------|-----------------|-----------------|--|--|
| Access:  | Read            | Res                 | et Value: 0x80                                                                                                                                                                                                                                                          |                                   |                                |                       |                 |                 |  |  |
| Bit      | 7               | 6                   | 5                                                                                                                                                                                                                                                                       | 4                                 | 3                              | 2                     | 1               | 0               |  |  |
| Field    | AP <sub>7</sub> | AP <sub>6</sub>     | AP <sub>5</sub>                                                                                                                                                                                                                                                         | AP <sub>4</sub>                   | AP <sub>3</sub>                | AP <sub>2</sub>       | AP <sub>1</sub> | AP <sub>0</sub> |  |  |
| Data Ty  | /pe             | : Hig               | h 8 bits of an                                                                                                                                                                                                                                                          | unsigned 17-                      | bit integer.                   |                       |                 |                 |  |  |
| USAGE    |                 | : Thi<br>bit<br>div | : This register is used to find the average pixel value. It reports the upper eight bits of a 1 bit counter, which sums all pixels in the current frame. It may be described as the full su divided by 512. To find the average pixel value, use the following formula: |                                   |                                |                       |                 |                 |  |  |
|          |                 | The<br>The          | e maximum re<br>e pixel sum va                                                                                                                                                                                                                                          | egister value is<br>lue can chang | s 241. The m<br>ge on every fi | inimum is 0.<br>rame. | 1.050           |                 |  |  |
| Minimur  | n_Pixel         | Add                 | ress: 0x0a                                                                                                                                                                                                                                                              |                                   |                                |                       |                 |                 |  |  |
| Access:  | Read            | Res                 | et Value: 0x00                                                                                                                                                                                                                                                          | )                                 |                                |                       |                 |                 |  |  |
| Bit      | 7               | 6                   | 5                                                                                                                                                                                                                                                                       | 4                                 | 3                              | 2                     | 1               | 0               |  |  |

Data Type : Eight-bit number.

 $MP_6$ 

 $MP_7$ 

:

USAGE

Field

 $MP_5$ 

 $MP_4$ 

Minimum Pixel value in current frame. Minimum value = 0, maximum value = 254. The : minimum pixel value can vary with every frame.

 $MP_2$ 

 $MP_1$ 

 $MP_0$ 

 $MP_3$ 

| Pixel_Gra | ab              | Addı            | ess: 0x0b         |                 |                 |                 |                 |                 |  |  |
|-----------|-----------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-----------------|--|--|
| Access:   | Read/Writ       | te Res          | Reset Value: 0x00 |                 |                 |                 |                 |                 |  |  |
| Bit       | 7               | 6               | 5                 | 4               | 3               | 2               | 1               | 0               |  |  |
| Field     | PD <sub>7</sub> | PD <sub>6</sub> | PD <sub>5</sub>   | PD <sub>4</sub> | PD <sub>3</sub> | PD <sub>2</sub> | PD <sub>1</sub> | PD <sub>0</sub> |  |  |

Data Type

: Eight-bit word.

USAGE

: For test purposes, the sensor will read out the contents of the pixel array, one pixel per frame. To start a pixel grab, write anything to this register to reset the pointer to pixel 0,0. Then read the PIXBDY bit in the Motion register. When the PIXBDY bit is set, there is valid data in

read the PIXRDY bit in the Motion register. When the PIXRDY bit is set, there is valid data in this register to read out. After the data in this register is read, the pointer will automatically increment to the next pixel. Reading may continue indefinitely; once a complete frame's worth of pixels has been read, PIXFIRST will be set to high to indicate the start of the first pixel and the address pointer will start at the beginning location again.



Figure 30. Pixel Address Map (Sensor looking on the navigation surface through the ADNS-6150 Lens)

| CRC0         |       | Addre             | ss: 0x0c          |                   |                   |                   |                   |       |
|--------------|-------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------|
| Access: Read |       | Rese              | t Value: 0x00     |                   |                   |                   |                   |       |
| Bit          | 7     | 6                 | 5                 | 4                 | 3                 | 2                 | 1                 | 0     |
| Field        | CRC07 | CRC0 <sub>6</sub> | CRC0 <sub>5</sub> | CRC0 <sub>4</sub> | CRC0 <sub>3</sub> | CRC0 <sub>2</sub> | CRC0 <sub>1</sub> | CRC00 |
| Data Ty      | pe    | : Eight           | t-bit number      |                   |                   |                   |                   |       |
| USAGE        |       | : Regi            | ster 0x0c repo    | orts the first by | /te of the syst   | em self test re   | sults. Value =    | 9C.   |

| Reset Value: 0x00                 |                                              |                                                                                    |                                                                                                            |                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|-----------------------------------|----------------------------------------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                   |                                              |                                                                                    |                                                                                                            |                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 5                                 | 4                                            | 3                                                                                  | 2                                                                                                          | 1                                                                                                                                                                                                                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| C1 <sub>6</sub> CRC1 <sub>5</sub> | CRC1 <sub>4</sub>                            | CRC1 <sub>3</sub>                                                                  | CRC1 <sub>2</sub>                                                                                          | CRC1 <sub>1</sub>                                                                                                                                                                                                      | CRC10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|                                   | 5       C16     CRC15       Eight bit number | 5     4       C1 <sub>6</sub> CRC1 <sub>5</sub> CRC1 <sub>4</sub> Eight bit number | 5     4     3       C1 <sub>6</sub> CRC1 <sub>5</sub> CRC1 <sub>4</sub> CRC1 <sub>3</sub> Eight bit number | 5     4     3     2       C1 <sub>6</sub> CRC1 <sub>5</sub> CRC1 <sub>4</sub> CRC1 <sub>3</sub> CRC1 <sub>2</sub> Eight bit number     Eight bit number     Eight bit number     Eight bit number     Eight bit number | 5     4     3     2     1       C1 <sub>6</sub> CRC1 <sub>5</sub> CRC1 <sub>4</sub> CRC1 <sub>3</sub> CRC1 <sub>2</sub> CRC1 <sub>1</sub> Eight bit number     Eight bi |  |

| C <b>RC2</b><br>Access: Read |       | Addre                               | ess: 0x0e      |                   |                   |                   |                   |       |
|------------------------------|-------|-------------------------------------|----------------|-------------------|-------------------|-------------------|-------------------|-------|
|                              |       | Rese                                | t Value: 0x00  |                   |                   |                   |                   |       |
| Bit                          | 7     | 6                                   | 5              | 4                 | 3                 | 2                 | 1                 | 0     |
| Field                        | CRC27 | CRC2 <sub>6</sub> CRC2 <sub>5</sub> |                | CRC2 <sub>4</sub> | CRC2 <sub>3</sub> | CRC2 <sub>2</sub> | CRC2 <sub>1</sub> | CRC20 |
| Data Ty                      | pe    | : Eigh                              | t-bit number   |                   |                   |                   |                   |       |
| USAGE                        |       | : Regi                              | ster 0x0e repo | orts the third b  | oyte of the sys   | tem self test r   | esults. Value =   | = 01. |

| CRC3    |       | Addre             | ess: 0x0f         |                   |                   |                   |                   |       |
|---------|-------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------|
| Access: | Read  | Rese              | t Value: 0x00     |                   |                   |                   |                   |       |
| Bit     | 7     | 6                 | 5                 | 4                 | 3                 | 2                 | 1                 | 0     |
| Field   | CRC37 | CRC3 <sub>6</sub> | CRC3 <sub>5</sub> | CRC3 <sub>4</sub> | CRC3 <sub>3</sub> | CRC3 <sub>2</sub> | CRC3 <sub>1</sub> | CRC30 |
| Data Ty | pe    | : Eigh            | t-bit number      |                   |                   |                   |                   |       |
| USAGE   |       | : Regi            | ster 0x0f repo    | rts the fourth    | byte of the sy    | stem self test    | results. Value    | = 78. |

| Self_Test | t          | Addre                                    | ss: 0x10                                                                                   |                                                                                         |                                                                |                                                                      |                                                             |                                                 |
|-----------|------------|------------------------------------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------|
| Access:   | Write      | Rese                                     | t Value: NA                                                                                |                                                                                         |                                                                |                                                                      |                                                             |                                                 |
| Bit       | 7          | 6                                        | 5                                                                                          | 4                                                                                       | 3                                                              | 2                                                                    | 1                                                           | 0                                               |
| Field     | Reserved   | Reserve                                  | d Reserved                                                                                 | l Reserved                                                                              | Reserved                                                       | Reserved                                                             | Reserved                                                    | TESTEN                                          |
| Data Ty   | pe         | : Bit fi                                 | eld                                                                                        |                                                                                         |                                                                |                                                                      |                                                             |                                                 |
| USAGE     |            | : Set t<br>ing t<br>regis                | he TESTEN bit i<br>his time, do no<br>ters. After self                                     | n register 0x10<br>t write or read<br>test, reset the                                   | to start the sy<br>through the S<br>chip to start n            | vstem self-test<br>PI port. Result<br>ormal operation                | . The test take<br>is are available<br>on.                  | es 250ms. Dur-<br>e in the CRC0-3               |
|           |            | Field Na                                 | ime                                                                                        | Description                                                                             |                                                                |                                                                      |                                                             |                                                 |
|           |            | TESTE                                    | N                                                                                          | Enable System<br><b>0=Disable</b><br>1=Enable                                           | Self Test                                                      |                                                                      |                                                             |                                                 |
| Configura | ation_bits | Addre                                    | ss: 0x11                                                                                   |                                                                                         |                                                                |                                                                      |                                                             |                                                 |
| Access:   | Read/Write | Rese                                     | t Value: 0x03                                                                              |                                                                                         |                                                                |                                                                      |                                                             |                                                 |
| Bit       | 7          | 6                                        | 5                                                                                          | 4                                                                                       | 3                                                              | 2                                                                    | 1                                                           | 0                                               |
| Field     | RES        | Reserved                                 | RESTEN <sub>1</sub>                                                                        | RESTEN <sub>0</sub>                                                                     | Reserved                                                       | Reserved                                                             | Reserved                                                    | Reserved                                        |
| Data Ty   | ре         | : Bit fi                                 | eld                                                                                        |                                                                                         |                                                                |                                                                      |                                                             |                                                 |
| USAGE     |            | : Regis<br>REST<br>abov<br>Note<br>durir | ster 0x11 allow<br>EN1-0 bits forc<br>e. The RES bit a<br>: Forced Rest h<br>ng normal mou | vs the user to<br>es the sensor ir<br>allows selectior<br>as a long wake<br>ise motion. | change the<br>nto Rest mode<br>n between 400<br>up time and sl | configuration<br>e, as described<br>) and 800cpi r<br>hould not be u | of the senso<br>in the power<br>esolution.<br>Ised for powe | r. Setting the<br>modes section<br>r management |
|           |            | Field                                    | Name                                                                                       | Description                                                                             |                                                                |                                                                      |                                                             |                                                 |
|           |            | RES                                      | TEN <sub>1-0</sub>                                                                         | Puts chip into<br><b>00 = normal op</b><br>01 = force Re<br>11 = force Re               | o Rest mode<br>eration<br>est1<br>est3                         |                                                                      |                                                             |                                                 |
|           |            | RES                                      |                                                                                            | Sets resolutio<br><b>0 = 400</b><br>1 = 800                                             | วท                                                             |                                                                      |                                                             |                                                 |

Reserved

Address: 0x12-0x19

| LASER_CTRL0<br>Access: Read/Write<br>Bit 7 |         | Address:                                                                                                                                                                                                                                                                                         | 0x1a                                                |                                                                                    |                                                         |                                                    |                                                     |                                                                        |  |  |  |
|--------------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------|---------------------------------------------------------|----------------------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------|--|--|--|
|                                            |         | Reset V                                                                                                                                                                                                                                                                                          | alue: 0x0                                           | )                                                                                  |                                                         |                                                    |                                                     |                                                                        |  |  |  |
| Bit                                        | 7       | 6                                                                                                                                                                                                                                                                                                | 5 4                                                 |                                                                                    | 3                                                       | 2                                                  | 1                                                   | 0                                                                      |  |  |  |
| Field                                      | Range   | Reserved                                                                                                                                                                                                                                                                                         | 0                                                   | Reserved                                                                           | CAL <sub>2</sub>                                        | CAL <sub>1</sub>                                   | CAL <sub>0</sub>                                    | Force_Disable                                                          |  |  |  |
| Data Typ                                   | e       | : Bit field                                                                                                                                                                                                                                                                                      | l                                                   |                                                                                    |                                                         |                                                    |                                                     |                                                                        |  |  |  |
| USAGE                                      |         | : This reg<br>register<br>is turne<br>written                                                                                                                                                                                                                                                    | gister is u<br>Ox1F. If t<br>d off and<br>in any or | sed to control the<br>he registers do no<br>the LP_VALID bit<br>der after the powe | e laser driv<br>ot contain o<br>in the MC<br>er ON rese | re. Bits 5 and<br>complemen<br>)TION registe<br>t. | d 7 require co<br>tary values fo<br>er is set to 0. | omplement values in<br>r these bits, the laser<br>The registers may be |  |  |  |
| Field Name                                 |         | Description                                                                                                                                                                                                                                                                                      |                                                     |                                                                                    |                                                         |                                                    |                                                     |                                                                        |  |  |  |
| Range                                      |         | Rbin Settings<br><b>0 = Laser current range from approximately 2mA to 7mA</b><br>1 = Laser current range from approximately 5mA to 13mA                                                                                                                                                          |                                                     |                                                                                    |                                                         |                                                    |                                                     |                                                                        |  |  |  |
| Bit 5                                      |         | Must be alw                                                                                                                                                                                                                                                                                      | ays set to                                          | 0                                                                                  |                                                         |                                                    |                                                     |                                                                        |  |  |  |
| Bit 5<br>CAL <sub>2-0</sub>                |         | Laser calibration mode<br>- Write 101b to bits [3,2,1] to set the laser to continuos ON (CW) mode.<br>- Write 000b to exit laser calibration mode, all other values are not recommended.<br>Reading the Motion register (0x03 or 0x42) will reset the value to 000b and exit calibration<br>mode |                                                     |                                                                                    |                                                         |                                                    |                                                     |                                                                        |  |  |  |
| Force_D                                    | Disable | LASER force<br><b>0 = LASER_NE</b><br>1 = LASER_I                                                                                                                                                                                                                                                | diable<br><b>N function</b><br>NEN outp             | s <b>as normal</b><br>ut is high                                                   |                                                         |                                                    |                                                     |                                                                        |  |  |  |

Reserved

Address: 0x1b

| LSRPWR_C                                 | FG0             | Addre           | ss: 0x1c        |                 |                 |                 |                 |                 |  |
|------------------------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|--|
| Access: Read and Write Reset Value: 0x00 |                 |                 |                 |                 |                 |                 |                 |                 |  |
| Bit                                      | 7               | 6               | 5               | 4               | 3               | 2               | 1               | 0               |  |
| Field                                    | LP <sub>7</sub> | LP <sub>6</sub> | LP <sub>5</sub> | LP <sub>4</sub> | LP <sub>3</sub> | LP <sub>2</sub> | LP <sub>1</sub> | LP <sub>0</sub> |  |

Data Type

USAGE

: 8-Bit unsigned

: This register is used to set the laser current. It is to be used together with register 0x1D, where register 0x1D contains the complement of register 0x1C. If the registers do not contain complementary values, the laser is turned off and the LP\_VALID bit in the MOTION register is set to 0. The registers may be written in any order after the power ON reset.

| Field Name                        | Description                                                                                                                                                                                                        |
|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LP <sub>7</sub> - LP <sub>0</sub> | Controls the 8-bit DAC for adjusting laser current.<br>One step is equivalent to (1/384)*100% = 0.26% drop of relative laser current.<br>Refer to the table below for examples of relative laser current settings. |

| LP <sub>7</sub> - LP <sub>3</sub> | LP <sub>2</sub> | LP <sub>1</sub> | LP <sub>0</sub> | Relative Laser Current |
|-----------------------------------|-----------------|-----------------|-----------------|------------------------|
| 00000                             | 0               | 0               | 0               | 33.59%                 |
| 00000                             | 0               | 0               | 1               | 33.85%                 |
| 00000                             | 0               | 1               | 0               | 34.11%                 |
| ::                                | :               | :               | :               | ::                     |
| 11111                             | 1               | 0               | 1               | 99.48%                 |
| 11111                             | 1               | 1               | 0               | 99.74%                 |
| 11111                             | 1               | 1               | 1               | 100%                   |

| LSRPWR_                                  | CFG1             | Addre            | ss: 0x1d                         |                                   |                                 |                                |                  |                                      |              |
|------------------------------------------|------------------|------------------|----------------------------------|-----------------------------------|---------------------------------|--------------------------------|------------------|--------------------------------------|--------------|
| Access: Read and Write Reset Value: 0x00 |                  |                  |                                  |                                   |                                 |                                |                  |                                      |              |
| Bit                                      | 7                | 6                | 5                                | 4                                 | 3                               | 2                              | 1                | 0                                    |              |
| Field                                    | LPC <sub>7</sub> | LPC <sub>6</sub> | LPC <sub>5</sub>                 | LPC <sub>4</sub>                  | LPC <sub>3</sub>                | LPC <sub>2</sub>               | LPC <sub>1</sub> | LPC0                                 |              |
| Data Typ                                 | pe               | : 8-Bit          | unsigned                         |                                   |                                 |                                |                  |                                      |              |
| USAGE                                    |                  | : The v<br>progi | value in this re<br>rammed, othe | egister must k<br>erwise the lase | be a complen<br>er is turned of | nent of regis<br>ff and the LP | ster 0x1C for l  | aser current to b<br>the MOTION regi | e as<br>ster |

is set to 0. Registers 0x1C and 0x1D may be written in any order after power ON reset.

Reserved

Address: 0x1e

| LASER_CTR  | RL1               |   | Address:                                  | 0x1f                                                           |                                                                                             |                                             |                                             |                                                |                                                                         |
|------------|-------------------|---|-------------------------------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------|---------------------------------------------|------------------------------------------------|-------------------------------------------------------------------------|
| Access: R  | ead and Writ      | e | Reset Va                                  | alue: 0x01                                                     |                                                                                             |                                             |                                             |                                                |                                                                         |
| Bit        | 7                 | 6 |                                           | 5                                                              | 4                                                                                           | 3                                           | 2                                           | 1                                              | 0                                                                       |
| Field      | Range_C           | R | eserved                                   | 1                                                              | Reserved                                                                                    | Reserv                                      | red Reserv                                  | ved Reserv                                     | ved Reserved                                                            |
| Data Typ   | e                 | : | 8-Bit un                                  | signed                                                         |                                                                                             |                                             |                                             |                                                |                                                                         |
| USAGE      |                   | : | Bits 5 ar<br>0x1A fo<br>LP_VAL<br>any ord | nd 7 of this r<br>r the VCSEL<br>ID bit in the<br>er after pow | register must<br>control to be a<br>MOTION regis<br>er ON reset.                            | be the com<br>as programi<br>ster is set to | plement of t<br>med, otherw<br>0. Registers | the correspor<br>vise the laser<br>0x1A and 0x | nding bits in register<br>turned is off and the<br>1F may be written in |
|            |                   |   | Field Na                                  | me                                                             | Description                                                                                 |                                             |                                             |                                                |                                                                         |
|            |                   |   | Range                                     | -C                                                             | Complemer                                                                                   | ntary value                                 | of Bit-7 in re                              | gister 0x1a                                    |                                                                         |
|            |                   |   | Bit-5                                     |                                                                | Must be alw                                                                                 | ays set to 1                                |                                             |                                                |                                                                         |
| Observatio | n                 |   | Address:                                  | 0x2e                                                           |                                                                                             |                                             |                                             |                                                |                                                                         |
| Access: R  | ead/Write         |   | Reset Va                                  | alue: 0x00                                                     |                                                                                             |                                             |                                             |                                                |                                                                         |
| Bit        | 7                 | 6 |                                           | 5                                                              | 4                                                                                           | 3                                           | 2                                           | 1                                              | 0                                                                       |
| Field      | MODE <sub>1</sub> | Ν | IODE <sub>0</sub>                         | Reserved                                                       | OBS <sub>4</sub>                                                                            | OBS <sub>3</sub>                            | OBS <sub>2</sub>                            | OBS <sub>1</sub>                               | OBS <sub>0</sub>                                                        |
| Data Typ   | e                 | : | Bit field                                 |                                                                |                                                                                             |                                             |                                             |                                                |                                                                         |
| USAGE      |                   | : | Register<br>to chec<br>bits.              | r 0x2e provi<br>k that the cł                                  | des bits that a<br>nip is running                                                           | are set ever<br>correctly. \                | y frame. It o<br>Writing anyt               | can be used o<br>hing to this r                | during EFT/B testing<br>egister will clear the                          |
|            |                   |   | Field Na                                  | ame                                                            | Description                                                                                 |                                             |                                             |                                                |                                                                         |
|            |                   |   | MODE                                      | 1-0                                                            | Mode Status: Reports which mode the sensor is in.<br>00 = Run<br>01 = Rest 1<br>10 = Rest 2 |                                             |                                             |                                                |                                                                         |

Set every frame

OBS<sub>4-0</sub>

| Reserved      |                  | Addres           | ss: 0x2f-0x39 |                  |                  |                  |                  |                  |  |
|---------------|------------------|------------------|---------------|------------------|------------------|------------------|------------------|------------------|--|
| POWER_U       | P_RESET          | Addres           | is: 0x3a      |                  |                  |                  |                  |                  |  |
| Access: Write |                  | Reset Value: NA  |               |                  |                  |                  |                  |                  |  |
| Bit           | 7                | 6                | 5             | 4                | 3                | 2                | 1                | 0                |  |
| Field         | RST <sub>7</sub> | RST <sub>6</sub> | $RST_5$       | RST <sub>4</sub> | RST <sub>3</sub> | RST <sub>2</sub> | RST <sub>1</sub> | RST <sub>0</sub> |  |

Data Type : 8-bit

: 8-bit integer

: Write 0x5a to this register to reset the chip. All settings will revert to default values. Reset is required after recovering from shutdown mode.

| SHUTDOWN<br>Access: Write Only |                 | Address: 0x3b<br>Reset Value: NA |                                  |                        |                 |                 |             |                        |
|--------------------------------|-----------------|----------------------------------|----------------------------------|------------------------|-----------------|-----------------|-------------|------------------------|
|                                |                 |                                  |                                  |                        |                 |                 |             |                        |
| Bit                            | 7               | 6                                | 5                                | 4                      | 3               | 2               | 1           | 0                      |
| Field                          | SD <sub>7</sub> | SD <sub>6</sub>                  | SD <sub>5</sub>                  | SD <sub>4</sub>        | SD <sub>3</sub> | SD <sub>2</sub> | $SD_1$      | SD <sub>0</sub>        |
| Data Type                      |                 | : 8-bit                          | integer                          |                        |                 |                 |             |                        |
| USAGE                          |                 | : Write<br>to po                 | e 0xe7 to set t<br>ower up the c | he chip to shu<br>hip. | ıtdown mode     | e, use POWER    | LUP_RESET r | egister (address 0x3b) |

Reserved

USAGE

Address: 0x3c-0x3d

| Inverse_Revision_ID<br>Access: Read |                   | Addres                           | s: 0x3e           |                   |                   |                   |                   |                   |  |
|-------------------------------------|-------------------|----------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|--|
|                                     |                   | Reset                            | Value: 0xfc       |                   |                   |                   |                   |                   |  |
| Bit                                 | 7                 | 6                                | 5                 | 4                 | 3                 | 2                 | 1                 | 0                 |  |
| Field                               | NRID <sub>7</sub> | NRID <sub>6</sub>                | NRID <sub>5</sub> | NRID <sub>4</sub> | NRID <sub>3</sub> | NRID <sub>2</sub> | NRID <sub>1</sub> | NRID <sub>0</sub> |  |
| Data Type                           |                   | : Inverse 8-Bit unsigned integer |                   |                   |                   |                   |                   |                   |  |

| Inverse_Product_ID<br>Access: Read |                   | Addres                                                                              | s: 0x3f           |                   |                   |                   |                   |                   |  |  |
|------------------------------------|-------------------|-------------------------------------------------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|--|--|
|                                    |                   | Reset                                                                               | Value: 0xdf       |                   |                   |                   |                   |                   |  |  |
| Bit                                | 7                 | 6                                                                                   | 5                 | 4                 | 3                 | 2                 | 1                 | 0                 |  |  |
| Field                              | NPID <sub>7</sub> | NPID <sub>6</sub>                                                                   | NPID <sub>5</sub> | NPID <sub>4</sub> | NPID <sub>3</sub> | NPID <sub>2</sub> | NPID <sub>1</sub> | NPID <sub>0</sub> |  |  |
| Data Type                          |                   | : Inverse 8-Bit unsigned integer                                                    |                   |                   |                   |                   |                   |                   |  |  |
| USAGE                              |                   | : This value is the inverse of the Product_ID. It can be used to test the SPI port. |                   |                   |                   |                   |                   |                   |  |  |

| Motion_Burst<br>Access: Read |                 | Address: 0x42     |        |                 |                 |                 |                 |                 |  |  |
|------------------------------|-----------------|-------------------|--------|-----------------|-----------------|-----------------|-----------------|-----------------|--|--|
|                              |                 | Reset Value: 0x00 |        |                 |                 |                 |                 |                 |  |  |
| Bit                          | 7               | 6                 | 5      | 4               | 3               | 2               | 1               | 0               |  |  |
| Field                        | MB <sub>7</sub> | MB <sub>6</sub>   | $MB_5$ | MB <sub>4</sub> | MB <sub>3</sub> | MB <sub>2</sub> | MB <sub>1</sub> | MB <sub>0</sub> |  |  |

Data Type

USAGE

: Read from this register to activate burst mode. The sensor will return the data in the Motion register, Delta\_X, Delta\_Y, Squal, Shutter\_Upper, Shutter\_Lower, and Maximum\_Pixel. Reading the first 3 bytes clears the motion data. The read may be terminated anytime after Delta\_X is read.

For product information and a complete list of distributors, please go to our web site: www.a

: Various.

www.avagotech.com

Avago, Avago Technologies, and the A logo are trademarks of Avago Technologies in the United States and other countries. Data subject to change. Copyright © 2005-2009 Avago Technologies. All rights reserved. AV02-1451EN - July 7, 2009

