

### **Features and Benefits**

- AEC-Q100 Qualified
- Wide input voltage range of 4.5 to 40 V for start/stop, cold crank and load dump requirements
- Boost converter switching frequency up to 2 MHz, allowing operation above the AM band
- · Excellent input voltage transient response
- Internal secondary OVP for redundant protection
- · Fully integrated LED current sink and boost converter with 60 V DMOS FET
- Maximum LED current of 150 mA
- Drives up to 14 series LEDs
- · Single EN/PWM pin interface for PWM Dimming and Enable function
- 5000:1 PWM dimming at 200 Hz

Continued on the next page...

### Packages:



16-pin TSSOP with exposed thermal pad (LP package)

10-pin MSOP with exposed thermal pad (LY package)

### Description

The A8513 is a single-output white LED (WLED) driver for LCD backlighting. It integrates a current-mode boost converter with an internal power switch and one current sink. The A8513 can operate from a single power supply from 4.5 to 40 V, to accommodate start/stop, cold crank, and load dump requirements. A 2 MHz boost converter switching frequency allows the A8513 to operate above the AM radio band.

If required, the fault flag can be used as part of a circuit to drive an external P-FET to disconnect the input supply from the system in the event of a fault. The A8513 provides protection against output short and overvoltage, open or shorted diode, open or shorted LED pin, shorted boost switch or inductor, shorted I<sub>SET</sub> resistor, and IC overtemperature. A dual level cycle-bycycle current limit function provides soft start and protects the internal current switch against high current overloads.

The A8513 is provided in a 10-pin MSOP package (suffix LY) and a 16-pin TSSOP package (suffix LP). Both packages have an exposed thermal pad for enhanced thermal dissipation, and are lead (Pb) free, with 100% matte tin leadframe plating.

### **Applications:**

- LCD backlighting for:
  - Automotive infotainment
  - Automotive cluster
  - Automotive center stack
  - Industrial LCD displays
  - Portable DVD players
- Flatbed Scanners
- LED Lighting



# Typical Application Circuit

| Boost f <sub>SW</sub><br>(MHz) | V <sub>IN</sub> (min)<br>(V) | LEDs per<br>String (max) |
|--------------------------------|------------------------------|--------------------------|
| 0.25/0.5/1                     | 5                            | 14                       |
| 2                              | 10                           | 14                       |
| 2                              | 8                            | 12                       |
| 2                              | 6                            | 9                        |
| 2                              | 5                            | 7                        |

#### Features and Benefits (continued)

- Fault flag pin to alert the controller to a myriad of possible fault conditions
- Protection Features:
  - Shorted output
  - Open or shorted LED pin
  - Output undervoltage and overvoltage
  - Input undervoltage
  - Shorted boost switch or inductor
  - Shorted I<sub>SET</sub> resistor
  - Open boost Schottky
  - Overtemperature

#### Selection Guide

| Part Number    | Oscillator Frequency, f <sub>SW</sub><br>(MHz) | Packing*                         | Package                                |
|----------------|------------------------------------------------|----------------------------------|----------------------------------------|
| A8513KLYTR-T   | 2                                              | 4000 pieces per 13-in. reel      |                                        |
| A8513KLYTR-1-T | 1                                              |                                  | 10 pip MSOD with expected thermal pad  |
| A8513KLYTR-2-T | 0.5                                            | Contact factory for availability | 10-pin MSOF with exposed thermal pad   |
| A8513KLYTR-3-T | 0.25                                           |                                  |                                        |
| A8513KLPTR-T   | 2                                              | 4000 pieces per 13-in. reel      |                                        |
| A8513KLPTR-1-T | 1                                              |                                  | 16 pip TSSOD with expected thermal pad |
| A8513KLPTR-2-T | 0.5                                            | Contact factory for availability | To-pin 1330F with exposed thermal pau  |
| A8513KLPTR-3-T | 0.25                                           |                                  |                                        |

\*Contact Allegro<sup>TM</sup> for additional packing options

#### Absolute Maximum Ratings\*

| Characteristic                | Symbol                               | Notes      | Rating      | Unit |
|-------------------------------|--------------------------------------|------------|-------------|------|
| LED Pin                       | V <sub>LED</sub>                     |            | -0.3 to 55  | V    |
| OVP Pin                       | V <sub>OVP</sub>                     |            | -0.3 to 60  | V    |
| VIN and FAULT Pins            | V <sub>IN</sub> , V <sub>FAULT</sub> |            | -0.3 to 40  | V    |
| SW/ Din                       | V                                    | Continuous | -0.6 to 60  | V    |
| SW PIII                       | VSW                                  | t < 50 ns  | -1.0        | V    |
| ISET Pin                      | VISET                                |            | -0.3 to 5.5 | V    |
| All Other Pins                |                                      |            | –0.3 to 7   | V    |
| Operating Ambient Temperature | T <sub>A</sub>                       | Range K    | -40 to 125  | °C   |
| Maximum Junction Temperature  | T <sub>J</sub> (max)                 |            | 150         | °C   |
| Storage Temperature           | T <sub>stg</sub>                     |            | -55 to 150  | °C   |

\*Stresses beyond those listed in this table may cause permanent damage to the device. The Absolute Maximum ratings are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the Electrical Characteristics table is not implied. Exposure to Absolute Maximum-rated conditions for extended periods may affect device reliability.



**Pin-out Diagram** 



LY Package

#### **Terminal List Table**

| Nome   | Number     |    | Function                                                                                                                                                                           |
|--------|------------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Name   | LP         | LY | Function                                                                                                                                                                           |
| COMP   | 15         | 10 | Output of the error amplifier and compensation node. Connect compensation network from this pin to GND for control loop compensation.                                              |
| FAULT  | 6          | 4  | This pin is used to indicate fault conditions. Logic low indicates that the A8513 has a fault present.                                                                             |
| GND    | 13,14      | 9  | Ground.                                                                                                                                                                            |
| ISET   | 12         | 8  | Connect the R <sub>ISET</sub> resistor between this pin and GND to set the 100% LED current level.                                                                                 |
| LED    | 10         | 6  | Connect the cathode of the LED string to this pin.                                                                                                                                 |
| NC     | 1,2,8,9,16 | -  | No connection.                                                                                                                                                                     |
| OVP    | 4          | 2  | This pin is used to sense an overvoltage condition. Connect a resistive divider from the VOUT node to this pin to adjust the Overvoltage Protection (OVP).                         |
| PAD    | -          | _  | Exposed pad of the package providing enhanced thermal dissipation. This pad must be connected to the ground plane(s) of the PCB with at least 8 thermal vias, directly in the pad. |
| EN/PWM | 11         | 7  | PWM dimming pin. Used to control LED intensity by using pulse width modulation.                                                                                                    |
| SW     | 3          | 1  | The drain of the internal NMOS switch of the boost converter.                                                                                                                      |
| VDD    | 7          | 5  | Output of internal LDO. Connect a 0.1 $\mu$ F decoupling capacitor between this pin and GND.                                                                                       |
| VIN    | 5          | 3  | Input power to the A8513.                                                                                                                                                          |

#### Thermal Characteristics\* may require derating at maximum conditions, see application information

| Characteristic                                      | Symbol           |            | Test Conditions*                                                  |    |      |  |
|-----------------------------------------------------|------------------|------------|-------------------------------------------------------------------|----|------|--|
| Package Thermal Resistance<br>(Junction to Ambient) |                  | LP package | On 4-layer PCB based on JEDEC standard                            | 34 | °C/W |  |
|                                                     | R <sub>θJA</sub> |            | On 2-layer PCB with 3.8 in. <sup>2</sup> of copper area each side | 43 | °C/W |  |
|                                                     |                  | LY package | On 4-layer PCB based on JEDEC standard                            | 48 | °C/W |  |
|                                                     |                  |            | On 2-layer PCB with 2.5 in. <sup>2</sup> of copper area each side | 48 | °C/W |  |
| Package Thermal Resistance<br>(Junction to Pad)     | R <sub>θJP</sub> |            |                                                                   | 2  | °C/W |  |

\*To be verified by characterization. Additional thermal information available on the Allegro<sup>™</sup> website.



**Functional Block Diagram** 





### **ELECTRICAL CHARACTERISTICS**<sup>1</sup> Valid at $V_{IN}$ = 16 V, $T_A$ = 25°C, • indicates specifications guaranteed through the full operating temperature range with $T_A$ = $T_1$ = -40°C to 125 °C. typical specifications are at $T_A$ = 25°C; unless otherwise specified

| Characteristics                               | Symbol                                        | Test Conditions                                                                                       |   | Min.                  | Typ.  | Max.  | Unit |
|-----------------------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------|---|-----------------------|-------|-------|------|
| Input Voltage Specifications                  | -                                             | I                                                                                                     |   |                       |       |       |      |
| Operating Input Voltage Range                 | V <sub>IN</sub>                               |                                                                                                       | • | 4.5                   | -     | 40    | V    |
| VIN Pin UVLO Start Threshold                  | V <sub>UVLOrise</sub>                         | V <sub>IN</sub> rising                                                                                | • | -                     | -     | 4.35  | V    |
| VIN Pin UVLO Stop Threshold                   | V <sub>UVLOfall</sub>                         | V <sub>IN</sub> falling                                                                               | • | -                     | -     | 3.90  | V    |
| VIN Pin UVLO Hysteresis                       | V <sub>UVLOhys</sub>                          |                                                                                                       |   | -                     | 450   | -     | mV   |
| Input Current                                 | , <u>, , , , , , , , , , , , , , , , , , </u> |                                                                                                       |   |                       |       |       |      |
| Input Quiescent Current                       | Ι <sub>Q</sub>                                | EN/PWM = V <sub>IH</sub> , SW = 2 MHz, no load                                                        |   | -                     | 5     | -     | mA   |
| Input Sleep Supply Current                    | I <sub>QSLEEP</sub>                           | VIN = 16 V, EN/PWM = 0 V                                                                              | • | -                     | 1     | 10    | μA   |
| Input Logic Levels (EN/PWM and FA             | UET 3)                                        |                                                                                                       |   |                       |       |       |      |
| Input logic Level (Low)                       | V <sub>IL</sub>                               | 5 V < V <sub>IN</sub> < 40 V                                                                          | • | -                     | -     | 400   | mV   |
| Input logic Level (High)                      | V <sub>IH</sub>                               | 5 V < V <sub>IN</sub> < 40 V                                                                          | • | 1.5                   | -     | -     | V    |
| EN/PWM Pull-Down Resistor                     | R <sub>EN/PWM</sub>                           | EN/PWM = 5 V                                                                                          |   | -                     | 100   | -     | kΩ   |
| FAULT Pin Pull-Down Voltage                   | V <sub>FAULT</sub>                            | I <sub>FAULT</sub> = 0.5 mA                                                                           | ٠ | -                     | -     | 0.4   | V    |
| FAULT Pin Leakage Current                     | I <sub>FAULTIkg</sub>                         | V <sub>FAULT</sub> = 5 V                                                                              |   | -                     | -     | 1     | μA   |
| Error Amplifier                               | Error Amplifier                               |                                                                                                       |   |                       |       |       |      |
| Open Loop Voltage Gain                        | A <sub>VOL</sub>                              |                                                                                                       |   | -                     | 45    | -     | dB   |
| Transconductance                              | 9 <sub>m</sub>                                | $\Delta I_{COMP} = \pm 10 \ \mu A$                                                                    |   | -                     | 990   | -     | μA/V |
| Source Current                                | I <sub>EA(SRC)</sub>                          | V <sub>COMP</sub> = 1.5 V                                                                             |   | -                     | -360  | -     | μA   |
| Sink Current                                  | I <sub>EA(SINK)</sub>                         | V <sub>COMP</sub> = 1.5 V                                                                             |   | I <sub>EA(SINK)</sub> | 360   | -     | μA   |
| Source Current During Soft Start <sup>2</sup> | I <sub>EA(SS)</sub>                           | V <sub>COMP</sub> = 1.5 V                                                                             |   | -                     | -80   | -     | μA   |
| COMP Pin Pull-Down Resistance                 | R <sub>COMP</sub>                             | FAULT asserted                                                                                        |   | -                     | 2000  | -     | Ω    |
| Output Overvoltage Protection                 |                                               |                                                                                                       |   |                       |       |       |      |
| Overvoltage Protection Threshold              | V <sub>OVPHI(th)</sub>                        | Measured at OVP Pin                                                                                   | • | 1.168                 | 1.218 | 1.268 | V    |
| OVP Pin Leakage Current                       | I <sub>OVPH</sub>                             | Standard CMOS input, measured at V <sub>OVP</sub> = 1.2 V                                             | • | -                     | -     | 100   | nA   |
| OVP Pin Undervoltage Threshold                | V <sub>UVP(th)</sub>                          | Measured at OVP Pin                                                                                   | ٠ | -                     | -     | 110   | mV   |
| Secondary Overvoltage Protection              | V <sub>OVP(sec)</sub>                         | Measured at SW Pin                                                                                    | • | 53                    | 55.5  | 58    | V    |
| BOOST Switch                                  |                                               |                                                                                                       |   |                       |       |       |      |
| Switch On-Resistance                          | R <sub>DS(on)SW</sub>                         | I <sub>SW</sub> = 750 mA, V <sub>IN</sub> = 16 V                                                      |   | -                     | 450   | 800   | mΩ   |
| Switch Leakage Current                        | ISWIKa                                        | $V_{SW}$ = 16 V, EN/PWM = V <sub>IL</sub> , T <sub>A</sub> = T <sub>J</sub><br>between –40°C and 85°C |   | -                     | 0.1   | 1     | uA   |
|                                               | o tring                                       | $V_{SW}$ = 16 V, EN/PWM = $V_{IL}$ , $T_A$ = $T_J$ = 125°C                                            |   | -                     | 10    | -     | uA   |
| Switch Current Limit                          | I <sub>SW(LIM)</sub>                          |                                                                                                       | • | 1.9                   | 2.2   | 2.8   | А    |
| Secondary Switch Current Limit                | I <sub>SW(LIM2)</sub>                         | Higher than I <sub>SW(LIM)</sub> (max) in all conditions, A8513 latches when detected                 | • | 3                     | 3.5   | 4.64  | А    |
| Minimum Switch On-Time                        | t <sub>SW(ON)</sub>                           |                                                                                                       | • | -                     | 75    | 100   | ns   |

Continued on the next page...



### **ELECTRICAL CHARACTERISTICS**<sup>1</sup> (continued) Valid at $V_{IN}$ = 16 V, $T_A$ = 25°C, • indicates specifications guaranteed through the full operating temperature range with $T_A$ = $T_I$ = -40°C to125 °C, typical specifications are at $T_A$ = 25°C; unless otherwise specified

| Characteristics                                   | Symbol                 | Test Conditions                                                                                                                              |   | Min. | Тур.  | Max. | Unit |
|---------------------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---|------|-------|------|------|
| Minimum Switch Off-Time                           | t <sub>SW(OFF)</sub>   |                                                                                                                                              | • | -    | 55    | 85   | ns   |
| Oscillator Frequency                              |                        | ·                                                                                                                                            |   |      |       |      |      |
|                                                   |                        | A8513KLYTR-T, A8513KLPTR-T                                                                                                                   | • | 1.8  | 2     | 2.2  | MHz  |
| Oppillator Fraguanov                              | f                      | A8513KLYTR-1-T, A8513KLPTR-1-T                                                                                                               | • | 0.9  | 1     | 1.1  | MHz  |
| Oscillator Frequency                              | ISW                    | A8513KLYTR-2-T, A8513KLPTR-2-T                                                                                                               | • | 450  | 500   | 550  | kHz  |
|                                                   |                        | A8513KLYTR-3-T, A8513KLPTR-3-T                                                                                                               | • | 225  | 250   | 275  | kHz  |
| LED Current Sinks                                 |                        |                                                                                                                                              |   |      |       |      |      |
| LED Accuracy                                      | Err <sub>LED</sub>     | ISET = 150 μA                                                                                                                                | • | -    | -     | 3    | %    |
| LED Regulation Voltage                            | V <sub>LED</sub>       | ISET = 150 μA                                                                                                                                |   | -    | 880   | -    | mV   |
| I <sub>SET</sub> to I <sub>LED</sub> Current Gain | A <sub>ISET</sub>      | ISET = 150 μA                                                                                                                                | • | 1014 | 1045  | 1076 | A/A  |
| ISET Pin Voltage                                  | VISET                  |                                                                                                                                              |   | -    | 1.003 | -    | V    |
| Allowable ISET Current                            | I <sub>SET</sub>       |                                                                                                                                              | • | 40   | -     | 160  | μA   |
| Soft Start LED Current Gain                       | A <sub>ILEDSS</sub>    | Current through enabled LED pin during soft start                                                                                            |   | -    | 48    | -    | A/A  |
| Maximum PWM Dimming Off-Time                      | t <sub>PWML</sub>      | Measured while EN/PWM = low during dimming control, and internal references are powered-on (exceeding t <sub>PWML</sub> results in shutdown) |   | -    | 16    | -    | ms   |
| Minimum PWM On-Time                               | t <sub>PWMH</sub>      | First cycle when powering-up A8513                                                                                                           | • | -    | 1.5   | 3    | μs   |
| EN/PWM High to LED-On Delay                       | t <sub>dPWM(on)</sub>  | Time between PWM enable and when LED current reaches 90% of maximum; $V_{PWM}$ = 0 $\rightarrow$ 2 V                                         | • | -    | 250   | 500  | ns   |
| EN/PWM Low to LED-Off Delay                       | t <sub>dPWM(off)</sub> | Time between PWM enable going low and when LED current reaches 10% of maximum; $V_{PWM}$ = 2 $\rightarrow$ 0 V                               | • | -    | 250   | 500  | ns   |
| Thermal Protection (TSD)                          |                        |                                                                                                                                              |   |      |       |      |      |
| Thermal Shutdown Threshold <sup>2</sup>           | T <sub>TSD</sub>       | Temperature rising                                                                                                                           |   | -    | 165   | -    | °C   |
| Thermal Shutdown Hysteresis <sup>2</sup>          | T <sub>TSDHYS</sub>    |                                                                                                                                              |   | -    | 20    | -    | °C   |

<sup>1</sup>For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), and positive current is defined as going into the node or pin (sinking).

<sup>2</sup>Ensured by design and characterization, not production tested.

<sup>3</sup> FAULT pin is high voltage tolerant



### **Characteristic Performance**



**VIN UVLO Rising Threshold Voltage** versus Ambient Temperature



**Efficiency Versus Input Voltage** 





**VIN UVLO Falling Threshold Voltage** versus Ambient Temperature



**Efficiency Versus Input Voltage** I<sub>LFD</sub> = 150 mA, LED V<sub>f</sub> ≈ 3.2 V 5 series LEDs; V<sub>OUT</sub> = 17 V





# A8513

### Wide Input Voltage Range, High Efficiency Fault Tolerant LED Driver





Switch Current Limit versus Ambient Temperature





### **Functional Description**

The A8513 incorporates a current-mode boost controller with internal DMOS switch, and a single LED current sink. It can be used to drive an LED string of up to 14 white LEDs in series, with current up to 150 mA. For optimal efficiency, the output of the boost stage is adaptively adjusted to the minimum voltage required to power the LED string. This is expressed by the following equation:

$$V_{\rm OUT} = V_{\rm LED} + V_{\rm REG} \tag{1}$$

V<sub>LED</sub> is the voltage drop across the LED string, and

 $V_{REG}$  is the regulation voltage of the LED current sink (typically 0.88 V at the maximum LED current).

#### Enabling the IC

where

The IC turns on when a logic high signal is applied to the EN/PWM pin (figure 1), and turns off when this pin is pulled to a logic low. For the device to be enabled, the voltage on the VIN pin must be greater than  $V_{UVLOrise}$  to clear the undervoltage lockout (UVLO) threshold (figure 2). Before startup, the A8513 goes through a system check to determine if there are any fault conditions that would prevent the system from functioning correctly.

#### Powering up: LED pin short to GND check

After the VIN pin goes above  $V_{UVLOrise}$ , the IC checks if the LED pin is shorted to GND by pre-charging the LED pin (figure 3). When the voltage on the LED pin exceeds 260 mV, the A8513 proceeds with soft start. If a short is present on the LED pin, the



Figure 1. Start-up by slowly ramping up EN/PWM with V<sub>IN</sub> at 16 V; shows V<sub>OUT</sub> (ch1, 10 V/div.), I<sub>LED</sub> (ch2, 50 mA/div.), COMP (ch3, 1 V/div.), and EN/PWM (ch4, 2 V/div.), time = 2 ms/div.

IC will not power up until the short is removed. At this time the output is also checked for a  $V_{OUT}$  short, using the OVP pin. If the OVP pin does not rise above  $V_{OVPLO(th)}$  the IC will not power up.

#### Soft start function

During soft start, the COMP pin delivers a steady 80 uA current, the LED pin current gain is set to  $A_{ILEDSS}$ . The lower gain will help limit the inrush current generated by charging the output



Figure 2. Start-up by slowly ramping up V<sub>IN</sub> with EN/PWM at 2 V; shows V<sub>OUT</sub> (ch1, 10 V/div.), I<sub>LED</sub> (ch2, 50 mA/div.), COMP (ch3, 1 V/div.), and EN/PWM (ch4, 2 V/div.), time = 2 ms/div.



Figure 3. LED detection period; shows  $\overline{FAULT}$  (ch1, 5 V/div.), V<sub>LED</sub> (ch2, 1 V/div.), I<sub>LED</sub> (ch3, 100 mA/div.), and EN/PWM (ch4, 5 V/div.), time = 500 µs/div.



capacitors. After the A8513 senses there is enough voltage on the LED pin, it increases the LED current to the preset regulation current. The COMP pin will continue to source 80 uA until the LEDs are able to run at the full preset current level.

#### Soft start time at low PWM duty cycle

The startup time of the A8513 is inversely proportional to the PWM duty cycle. That is, the lower the PWM duty cycle, the longer it takes to finish soft start. This is because the COMP pin is charged during PWM on-time only. The average charging current for the external COMP capacitor is therefore  $i \times D$ , where D is the PWM duty cycle.

For any capacitor:

dV/dt = Current / Capacitance = i × D / C

Therefore

$$dt = dV \times C / (i \times D)$$

As an example, when  $V_{IN} = 8$  V and  $V_{OUT} = 28$  V, the COMP pin has to reach approximately 1.5 V in order for the boost stage to have the correct duty cycle. Substituting: dV = 1.5 V, C = 0.1 µF, i = 80 µA, and D=0.02, we get dt = 94 ms.

Figure 4 demonstrates the relation between PWM duty cycle and soft start time measured, with a given COMP capacitance of  $C_Z = 0.1 \ \mu\text{F}$ . If a larger  $C_Z$  is used, then the startup time will increase proportionally.

#### **Boost converter frequency**

The switching frequency of the boost regulator is preset internally to one of four frequencies. The frequency options are:

| Part Number    | Switching Frequency (f <sub>SW</sub> )<br>(MHz) |
|----------------|-------------------------------------------------|
| A8513KLYTR-T   | 2                                               |
| A8513KLYTR-1-T | 1                                               |
| A8513KLYTR-2-T | 0.5                                             |
| A8513KLYTR-3-T | 0.25                                            |

#### LED current setting and LED dimming

The LED current,  $I_{LED},$  is set using the ISET pin, and can range from 40 to 150 mA. Connect a resistor,  $R_{ISET},$  between this pin and GND to set the  $I_{LED}$  current, according to the following formula :

$$I_{\text{LED}} = \frac{V_{\text{ISET}}}{R_{\text{ISET}}} \times A_{\text{ISET}}$$
(2)  
=  $\frac{1.003 \text{ V}}{R_{\text{ISET}}} \times 1045$ 

where  $I_{LED}$  is in A and  $R_{ISET}$  is in  $\Omega$ .

This formula sets the maximum current through the LEDs, which is referred to as the 100% current.



Figure 4. Soft start time is inversely proportional to PWM duty cycle, as shown here: A8513 startup time versus PWM duty cycle, with V<sub>OUT</sub> = 28 V, COMP R<sub>Z</sub> = 330  $\Omega$ , and C<sub>Z</sub> = 0.1 µF.



#### **PWM dimming**

The LED current can be reduced from the 100% current level by PWM dimming using the EN/PWM pin. When the EN/PWM pin is pulled high, the A8513 turns on and the LED pin sinks 100% current (figure 5). When EN/PWM is pulled low, the boost converter and LED sink are turned off. The compensation (COMP) pin is floated, and critical internal circuits are kept active.

The A8513 has very fast turn-on and turn-off times during PWM dimming to minimize low PWM duty cycle errors. The typical PWM signal delay  $t_{dPWM(on)}$  is 250 ns (figure 6). The typical  $t_{dPWM(off)}$  time, between the PWM signal and the LED current going low, is shown in figure 7.



Figure 5. Typical PWM dimming sequence, with PWM dimming frequency of 1000 Hz and 10% duty cycle; shows COMP (ch1, 1 V/div.),  $V_{LED}$  (ch2, 10 V/div.),  $I_{LED}$  (ch3, 100 mA/div.), and EN/PWM (ch4, 5 V/div.), time = 500 µs/div.



Figure 6. Typical EN/PWM signal (5 V/div.) to LED current (100 mA/div.) turn-on delay. The delay measured about 250 ns.  $V_{IN}$  is 12 V,  $V_{OUT}$  for 10 series LEDs is approximately 36 V,  $I_{LED}$  is 150 mA. (time = 500 ns/div.)



Figure 7. Typical EN/PWM signal (5 V/div.) to LED current (100 mA/div.) turn-off delay. The typical delay is about 250 ns. (time = 500 ns/div.)



#### Analog dimming

The A8513 can also be dimmed by using an external DAC or other voltage source applied either directly to the ground side of the  $R_{ISET}$  resistor or through an external resistive divider to the ISET pin. The limitation of this form of dimming is that the internal  $I_{SET}$  error amplifier is designed to work from 40 to 160  $\mu$ A, thus limiting the dimming ratios that can be achieved.

Figure 8, top panel is a typical application using a DAC to control the LED current using a single resistor connected to the ISET pin. The  $I_{SET}$  current is controlled by the following formula:

$$I_{\rm SET} = \frac{V_{\rm ISET} - V_{\rm DAC}}{R_{\rm ISET}}$$
(3)

Where  $V_{\mbox{\scriptsize ISET}}$  is the ISET pin voltage and  $V_{\mbox{\scriptsize DAC}}$  is the DAC output voltage.

When the DAC voltage is equal to  $V_{ISET}$ , the internal reference, there is no current through  $R_{ISET}$ . When the DAC voltage starts to decrease, the ISET current starts to increase, thus increasing the LED current. When the DAC voltage is 0 V, the LED current will be at its maximum.

• For a dual-resistor configuration (lower panel of figure 8), the ISET current is controlled by the following formula:

$$I_{\text{SET}} = \frac{V_{\text{ISET}}}{R_{\text{ISET}}} - \frac{V_{\text{DAC}} - V_{\text{ISET}}}{R_1}$$
(4)

The advantage of this circuit is that the DAC voltage can be higher or lower, thus adjusting the LED current to a higher or



Figure 8. Simplified diagram of voltage LED current control (upper) single resistor, and (lower) dual resistors.

lower value of the preset LED current set by the  $R_{ISET}$  resistor:

- $V_{DAC} = 1.003$  V; the output is strictly controlled by  $R_{ISET}$
- $\ ^{\rm o}$   $V_{DAC}$  > 1.003 V; the LED current is reduced
- $V_{DAC} < 1.003$  V; the LED current is increased

# Output Overvoltage Protection (OVP) and Output Undervoltage Protection (UVP)

The A8513 has output overvoltage protection (OVP), output undervoltage protection and secondary overvoltage protection (open diode).

**Overvoltage Protection** The OVP pin has a threshold,  $V_{OVPHI(th)}$ , of 1.218 V. A resistive divider can be used to set the  $V_{OUT}$  overvoltage protection threshold up to 45 V (see figure 9). There is no restriction on the value of the resistor chosen, but it is recommended that the divider current be kept between 10 and 60  $\mu$ A. This will minimize the effect of sense current on the accuracy of OVP, and minimize output voltage bleed-off during PWM dimming.

Formulas for calculating the OVP resistor voltage divider are shown below.

$$R_{OVP1} = (V_{OVP} - 1.218 V) / I_{SET}$$
(5)

$$R_{OVP2} = 1.218 \text{ V} / I_{SET}$$
 (6)

The OVP function is not inherently a latched fault. If the OVP condition occurs during a load dump, the IC will stop switching but not shut down.



Figure 9. Simplified diagram of the OVP pin functions.



# A8513

# Wide Input Voltage Range, High Efficiency Fault Tolerant LED Driver

The OVP condition can become a latched fault if, during an OVP event, the LED current is not in regulation. This typically occurs during an open LED string situation. If both faults occur simultaneously the IC will shut down and the fault flag will be set (see figures 10, 11, and 13).

**Undervoltage Protection** The OVP pin is also used to detect output undervoltage protection (UVP) against  $V_{OUT}$  short to GND. When the UVP fault is tripped, the fault flag is set (fig-

ure 14). Using an external PMOSFET interfaced to the  $\overline{FAULT}$  pin (figure 14), the user can disconnect the IC from VIN during a fault event.







Figure 11. Open LED condition when PWM duty cycle is 100%. (A) The LED string (ch3, 200 mA/div.) is opened (no current flow through the LED pin). (B) The A8513 starts boosting the output voltage (ch1, 20 V/div.). (C) Upon reaching the OVP threshold there is still no current flow through the LED pin, and the A8513 shuts down and sets the fault flag (ch2, 5 V/div.). The LED pin voltage is ch4, 2 V/div. (time = 50 µs/div.)



Figure 12. Power-up into an open LED situation. (A) A8513 enabled, (B) fault flag (ch2, 5 V/div.) is set when OVP threshold is reached. Shows  $V_{OUT}$  (ch1, 20 V/div.), I<sub>LED</sub> (ch3, 100 mA/div.), and EN/PWM (ch4, 5 V/div.), time = 1 ms/div..



Figure 13. Input disconnect switch function during an output short. (A) V<sub>OUT</sub> (ch1, 10 V/div.) falls during VOUT short to ground, (B) high peak current present due to short, before the PMOSFET (ch3, 5 V/div.) is disconnected. Shows input current (ch2, 10 A/div.) and fault flag (ch4, 5 V/div.), time = 50  $\mu$ s/div.



Figure 14. typical circuit for input disconnect switch.



**Secondary Overvoltage Protection** The A8513 has secondary overvoltage protection for the internal boost switch in the event of an open diode condition. If the voltage on the SW pin exceeds the device safe operating voltage rating, the A8513 is disabled and remains latched off (figure 15). The EN/PWM pin must be brought low longer than  $t_{PWML}$  to clear this fault.

#### Boost switch overcurrent protection

The boost switch is protected with cycle-by-cycle current limiting set to  $I_{SW(LIM)}$  (figure 16). There is also a secondary current limit that is sensed on the boost switch. When this current limit is exceeded, the A8513 immediately shuts down (figure 17). The secondary current limit is above the cycle-by-cycle current limit and protects the switch from destructive currents if the boost inductor is shorted.



Figure 16. Cycle-by-cycle current limit, inductor current is C3 (1 A/div.). (A) Fault flag (ch1, 5 V/div.) is not set during cycle-by-cycle current limit, (B) COMP pin signal (C2, 2 V/div.) is close to 3.6 V. (time = 1 ms/div.)



Figure 15. Secondary Overvoltage protection tripped when the switching diode is opened during operation. (A) High voltage is detected on SW node (ch1, 20 V/div.) and the A8513 is shut down. (B) Fault flag is set (ch2, 5 V/div.). Shows LED current (ch3, 100 mA/div.), time = 500 ns/div.



Figure 17. Secondary current limit during an inductor short condition. (A) limit is reached, (B) the IC shuts down and the fault flag is set. Shows fault flag (c1, 5 V/div.), switch node voltage (C2, 20 V/div.), and current through the inductor (C3, 2 A/div.); time = 1  $\mu$ s/div.



#### Input UVLO

When  $V_{IN}$  rises above the UVLO threshold  $V_{UVLOrise}$ , the A8513 can be enabled by asserting EN/PWM. The A8513 is disabled when  $V_{IN}$  falls below  $V_{UVLOfall} - V_{UVLOhys}$  for more than 1 µs (figure 18). This 1 µs lag prevents false shut downs during momentary glitches on the input power supply.

#### VDD

The VDD pin provides regulated bias supply for internal circuits. Connect a capacitor,  $C_{VDD}$ , with a value of 0.01 to 0.1  $\mu$ F to this pin.

#### Shutdown

If the EN/PWM pin is pulled low for more than  $t_{PWML}$ , the device enters shutdown mode and clears all internal fault registers. In shutdown, the A8513 will disable all current sources and wait until EN/PWM goes high to re-enable the IC.



Figure 18. Input UVLO. (A) UVLO tripped (V<sub>IN</sub>, ch1, 2 V/div.), (B) fault flag set (ch2, 2 V/ div.). Shows LED current (ch3, 100 mA/div.) and EN/PWM (ch4, 1 V/div.), time = 5 ms/div.



#### Fault protection during operation

The A8513 constantly monitors the state of the system to determine if any fault conditions occur. The response to a triggered fault condition is summarized in the table below.

Note: Some of the protection features might not be active during startup, to prevent false triggering of fault conditions.

The latching faults can be cleared in two ways:

- Keep the EN/PWM pin low for more than 16 ms.
- Cycle the power to create a UVLO condition.

Fault behavior diagrams are shown in figures 18, 19 and 20.

#### Fault Mode Table

| Fault Name                                                                | Туре         | Active  | Fault<br>Flag Set                                | Description                                                                                                                                                                                                                                                                                         | Boost                     | Sink<br>driver |
|---------------------------------------------------------------------------|--------------|---------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------|
| Primary Switch<br>Current Protection<br>(cycle-by-cycle<br>current limit) | Auto-restart | Always  | No                                               | This fault condition is triggered by the cycle-by-cycle current limit $I_{SW(LIM)}.$ Prevents current in inductor from exceeding $I_{SW(LIM)}.$                                                                                                                                                     | Off for a single<br>cycle | On             |
| Secondary Switch<br>Current Limit                                         | Latched      | Always  | Yes                                              | When the current through the boost switch exceeds the secondary current SW limit, $\rm I_{SW(LIM2)},$ the A8513 immediately shuts down.                                                                                                                                                             | Off                       | Off            |
| Secondary OVP                                                             | Latched      | Always  | Yes                                              | Secondary overvoltage protection is used for open diode detection. When diode D1 opens, the switch pin voltage will increase until $V_{OVP(sec)}$ is reached.                                                                                                                                       | Off                       | Off            |
| LED Pin Short<br>Protection                                               | Auto-restart | Startup | Yes                                              | This fault prevents the A8513 from starting-up if<br>the LED pin is shorted to ground. After the short is<br>removed, soft-start is allowed to begin.                                                                                                                                               | Off                       | Off            |
| ISET Short<br>Protection                                                  | Auto-restart | Always  | Yes                                              | This fault occurs when the $I_{SET}$ current goes above 150% of the maximum Allowable ISET Current, $I_{SET}$ (max). The boost will stop switching and the IC will disable the LED sinks until the fault is removed. When the fault is removed, the IC tries to regulate to the preset LED current. | Off                       | Off            |
| LED String Open<br>Protection                                             | Latched      | Always  | Yes                                              | This fault occurs when the OVP pin exceeds the $V_{OVPHI(th)}$ threshold. The A8513 immediately stops switching. If at the same time, the LED voltage is below regulation, the IC will shut down.                                                                                                   | Off                       | Off            |
| Output Overvoltage<br>Protection                                          | Auto-restart | Always  | No                                               | This fault occurs when the OVP pin exceeds V <sub>OVPHI(th)</sub> threshold (for example, during a load dump). The A8513 immediately stops switching, but continues to sink current through the LED pin.                                                                                            | Off                       | On             |
| Output<br>Undervoltage<br>Protection                                      | Auto-restart | Always  | Yes                                              | This fault occurs when the OVP pin senses less than 110 mV on the pin.                                                                                                                                                                                                                              | Off                       | Off            |
| Overtemperature<br>Protection                                             | Auto-restart | Always  | Yes                                              | This fault occurs when the die temperature exceeds $T_{\mbox{TSD}}.$                                                                                                                                                                                                                                | Off                       | Off            |
| VIN UVLO                                                                  | NA           | Always  | Yes until<br>internal<br>regulator<br>shuts down | This fault occurs when V <sub>IN</sub> drops below V <sub>UVLOfall</sub> . This fault resets all latched faults.                                                                                                                                                                                    |                           | Off            |





**ISET Short to Ground** 



**Recovery from ISET Short to Ground** 



Figure 20.  $\overline{FAULT}\,$  (ch1, 5 V/div.), I\_{LED} (ch2, 100 mA/div.), and ISET (ch3, 1 V/div.), time = 2 ms/div.



### **OVP Tripped During Load Dump**

Figure 21.  $V_{\rm IN}$  (ch1, 20 V/div.),  $V_{\rm OUT}$  (ch2, 20 V/div.), and  $V_{SW}$  (ch3, 20 V/div.), FAULT (ch4, 5 V/div.), time = 2 ms/div.



#### **Design Example**

This section provides a method for selecting component values when designing an application using the A8513. A typical circuit using this design is shown in figure 22.

Assumptions: For the purposes of this example, the following are given as the application requirements:

- V<sub>IN</sub>: 5 to 16 V
- Quantity of series LEDs, #<sub>SERIESLEDS</sub>: 6
- LED current, I<sub>LED</sub>: 120 mA
- V<sub>f</sub> at 120 mA: 3.2 V
- f<sub>SW</sub>: 2 MHz
- T<sub>A</sub>(max): 85°C
- PWM dimming frequency: 200 Hz with a minimum duty cycle of 1%.

Procedure: Select the appropriate configuration and the individual component values in an ordered sequence.

Step 1: Connect the series LED string from VOUT to the LED pin.

Step 2: Determine the value for the I<sub>LED</sub> setting resistor, R<sub>ISET</sub>:

$$R_{\rm ISET} = V_{\rm ISET} \times A_{\rm ISET} / I_{\rm LED}$$
(7)  
= (1.003 × 1045) / 120 mA = 8.74 kΩ

Choose an 8.66  $k\Omega$  resistor.

Step 3: Determine the values of the OVP resistors. The OVP resistors are connected between the OVP pin and the output voltage (VOUT) and the OVP pin and ground.

Step 3a: The first step is to determine the maximum voltage based on the LED  $V_f$  requirements. To this value the regulation voltage should be added, as well as another 2 V to account for noise, output ripple, and resistor tolerances. The regulation voltage,  $V_{LED}$ , of the A8513 is 880 mV. Then:

$$V_{\text{OUT(OVP)}} = \#_{\text{SERIESLEDS}} \times V_{\text{f}} + V_{\text{LED}} + 2 \text{ V}$$
(8)

$$= 6 \times 3.2 \text{ V} + 0.880 \text{ V} + 2 \text{ V}$$
  
= 22.08 V

To find the OVP resistor values, the user should choose a resistor divider that has very low current ( $I_{OVP}$ ) and  $R_{OVP}$  should be approximately 1 M $\Omega$ . A good starting point is 50  $\mu$ A as  $I_{OVP}$ . (The  $I_{OVP}$  current is used later in calculating the total leakage current.) Then:

$$R_{\rm OVP1} = (V_{\rm OUT(OVP)} - V_{\rm OVPHI(th)}) / I_{\rm OVP}$$
(9)  
= (22.08 V - 1.218 V) / 50 µA = 417.2 kΩ

and:

$$R_{\rm OVP2} = V_{\rm OVPHI(th)} / I_{\rm OVP}$$
(10)  
= 1.218 V / 50 µA = 24.36 kΩ

Choose a value of resistor that is higher value than the calculated  $R_{OVP}$ . In this case 422 k $\Omega$  was selected. Below is the actual value of the minimum OVP trip level with the selected resistor:

$$V_{\text{OUT(OVP)}} = R_{\text{OVP}} \times I_{\text{OVP}} \times V_{\text{OVPHI(th)}}$$
(11)  
= 422 k\Omega \times 50 \mu\text{A} + 1.218 \text{V} = 22.32 \text{V}

STEP 3b: At this point a quick check should be done to determine if the conversion ratio is acceptable for the selected frequency:

$$D_{\text{maxofboost}} = 1 - t_{\text{SW(OFF)}} \times f_{\text{SW}}$$
(12)  
= 1 - 85 ns × 2 MHz = 83%

where the Minimum Switch Off-Time,  $t_{SW(OFF)}$ , is found in the Electrical Characteristics table.

The Theoretical Maximum  $V_{OUT}$  is then calculated as:

$$V_{\text{OUT}}(\text{max}) = \frac{V_{\text{IN}}(\text{min})}{1 - D_{\text{maxofboost}}} - V_{\text{d}}$$
(13)  
=  $\frac{5 \text{ V}}{1 - 0.83} - 0.4 \text{ V} = 29.01 \text{ V}$ 

where  $V_d$  is the diode forward voltage.

The Theoretical Maximum  $V_{OUT}$  value must be greater than the value  $V_{OUT(OVP)}$ . If this is not the case, a lower frequency version of the A8513 should be chosen to meet the maximum duty cycle requirements.

Step 4: Inductor selection. The inductor should be chosen such that it can handle the necessary input current. In most applications, due to stringent EMI requirements, the system must operate in continuous conduction mode throughout the whole input voltage range.



Step 4a: Determine the Duty Cycle:

$$D(\max) = 1 - \frac{V_{\rm IN}(\min)}{V_{\rm OUT(OVP)} + V_{\rm d}}$$
(14)  
= 1 -  $\frac{5 \text{ V}}{22.32 \text{ V} + 0.4 \text{ V}} = 78\%$ 

where V<sub>d</sub> is the voltage drop of the boost diode.

Step 4b: Determine the maximum and minimum input current to the system. The minimum input current will dictate the inductor value. The maximum current rating will dictate the current rating of the inductor. Given  $I_{OUT} = I_{LED} = 120 \text{ mA}$ :

$$I_{\rm IN}(\rm max) = \frac{V_{\rm OUT(\rm OVP)} \times I_{\rm OUT}}{V_{\rm IN}(\rm min) \times \eta}$$

$$= \frac{22.32 \text{ V} \times 120 \text{ mA}}{5 \text{ V} \times 0.9} = 0.595 \text{ A}$$
(15)

where  $\boldsymbol{\eta}$  is efficiency. Next, calculate minimum input current, as follows:

$$I_{\rm IN}(\rm min) = \frac{V_{\rm OUT(OVP)} \times I_{\rm OUT}}{V_{\rm IN}(\rm max) \times \eta}$$

$$= \frac{22.32 \text{ V} \times 120 \text{ mA}}{16 \text{ V} \times 0.9} = 0.19 \text{ A}$$
(16)

A good approximation of efficiency  $\eta$  can be taken from the efficiency curves located in the data sheet. A value of 90% is a good starting approximation.

STEP 4c: Determine the inductor value.

To assure that the inductor operates in continuous conduction mode the value of inductor should be set such that the  $\frac{1}{2}$  inductor ripple current is not greater than the average minimum input current. A good inductor choice for inductor ripple current is 30% of the maximum input current:

$$\Delta I_{\rm L} = I_{\rm IN}({\rm max}) \times 0.3 \tag{17}$$
  
= 0.595 A × 0.3 = 0.18 A

then:

$$L = \frac{V_{\rm IN}(\rm min)}{\Delta I_{\rm L} \times f_{\rm SW}} \times D(\rm max)$$
(18)  
=  $\frac{5 \text{ V}}{0.18 \text{ A} \times 2 \text{ MHz}} \times 0.78 = 10.83 \,\mu\text{H}$ 

Double-check to make sure the  $^{1\!/_2}$  current ripple is less than  $I_{IN}(min)$ :

$$I_{\rm IN}(\rm min) > 1/_2 \ \Delta I_{\rm L} \tag{19}$$

$$0.19 \,\mathrm{A} > 0.09 \,\mathrm{A}$$

A good inductor value to use would be  $10 \mu$ H.

(

Step 4d: This step verifies that there is sufficient slope compensation for the inductor chosen. The required slope compensation value for different frequencies is listed below:

| f <sub>SW</sub><br>(MHz) | Slope Compensation<br>(A/µs) |
|--------------------------|------------------------------|
| 2                        | 3.73                         |
| 1                        | 1.85                         |
| 0.500                    | 3.70                         |
| 0.250                    | 1.83                         |
|                          |                              |

Next insert the inductor value used in the design:

$$\Delta I_{\text{Lused}} = \frac{V_{\text{IN}}(\text{min}) \times D(\text{max})}{L_{\text{used}} \times f_{\text{SW}}}$$
(20)  
$$= \frac{5 \text{ V} \times 0.78}{10 \text{ } \mu\text{H} \times 2.0 \text{ MHz}} = 0.20 \text{ A}$$

Calculate the minimum required slope:

Required Slope (min) = 
$$\frac{\Delta I_{\text{Lused}} \times 1 \times 10^{-6}}{\frac{1}{f_{\text{SW}}} \times (1 - D(\text{max}))}$$
 (21)  
=  $\frac{0.20 \text{ A} \times 1 \times 10^{-6}}{\frac{1}{2.0 \text{ MHz}} \times (1 - 0.78)}$  = 1.8 A/µs



For a stable system, the required minimum slope must be smaller than the IC slope compensation.

Note: The slope compensation value is in A/ $\mu$ s; the 1×10<sup>-6</sup> is a constant multiplier.

STEP 4e: Determine the inductor current rating :

$$I_{\rm L}\text{minimum rating} = I_{\rm IN}(\text{max}) + \frac{1}{2}\Delta I_{\rm Lused}$$
(22)  
= 0.595 A + 0.20 A / 2 = 0.695 A

Step 5: Choose the proper switching diode. The switching diode should be chosen for three characteristics when it is used in LED lighting circuitry. The first and most obvious are the current rating of the diode and the reverse voltage rating. The reverse voltage rating should be such that during operation condition the voltage rating of the device is larger than the maximum output voltage; in this case it is  $V_{OUT (OVP)}$ . The peak current through the diode is:

$$I_{dp} = I_{IN}(max) + \frac{1}{2}\Delta I_{Lused}$$
(23)  
= 0.595 A + 0.20 A / 2 = 0.695 A

The third major component in deciding the switching diode is the reverse current,  $I_R$ , characteristic of the diode. This characteristic is especially important when PWM dimming is implemented. During PWM off-time the boost converter is not switching. This results in a slow bleeding off of the output voltage, due to leakage currents.  $I_R$  can be a large contributor, especially at high temperatures. On the diode that was selected in this design, the current varies between 1 and 100  $\mu$ A.

Step 6: Choose the output capacitors. The output capacitors should be chosen such that they provide filtering for both the boost converter and for the PWM dimming function. The biggest factors that contribute to the size of the output capacitor is PWM dimming frequency and the PWM duty cycle. Another major contributor is leakage current,  $I_{lkg}$ . This current is a combination of the OVP resistor divider,  $I_{OVP}$ , and the reverse leakage of the switching diode. In this design the PWM dimming frequency is

200 Hz and the minimum duty cycle is 1%. Typically the voltage variation on the output during PWM dimming must be less than 250 mV ( $V_{COUT}$ ) so that no audible noise can be heard. The capacitance can be calculated as follows:

$$C_{\text{OUT}} = I_{\text{lkg}} \times \frac{1 - D_{\text{dimming}}(\text{min})}{f_{\text{PWM}(\text{dimming})} \times V_{\text{COUT}}}$$

$$= 120 \,\mu\text{A} \times \frac{1 - 0.01}{200 \,\text{Hz} \times 0.250 \,\text{V}} = 2.38 \,\mu\text{F}$$
(24)

A capacitor larger than 2.38  $\mu$ F capacitor should be selected due to degradation of capacitance at high voltages on the capacitor. One ceramic 4.7  $\mu$ F, 50 V capacitor is a good choice to fulfill this requirement. Corresponding capacitors include:

| Vendor | Value       | Part number        |
|--------|-------------|--------------------|
| Murata | 4.7 µF 50 V | GRM32ER71H475KA88L |
| Murata | 2.2 µF 50 V | GRM31CR71H225KA88L |

The rms current through the capacitor is given by:

$$I_{\text{COUT}}\text{rms} = I_{\text{OUT}} \sqrt{\frac{D(\max) + \frac{\Delta I_{\text{L}}}{I_{\text{IN}}(\max) \times 12}}{1 - D(\max)}}$$
(25)  
= 0.120 A  $\sqrt{\frac{0.78 + \frac{0.20 \text{ A}}{0.595 \text{ A} \times 12}}{1 - 0.78}}$  = 0.23 A

The output capacitor should have a current rating of at least 230 mA. The current rating of the 4.7  $\mu$ F, 50V capacitor is 1.5 A.



# A8513

### Wide Input Voltage Range, High Efficiency Fault Tolerant LED Driver

STEP 7: Select the input capacitor. The input capacitor should be selected such that it provides good filtering of the input voltage waveform. A good rule of thumb is to set the input voltage ripple,  $\Delta V_{IN}$  to be 1% of the minimum input voltage. The minimum input capacitor requirements are as follows:

$$C_{\rm IN} = \frac{\Delta I_{\rm L}}{8 \times f_{\rm SW} \times \Delta V_{\rm IN}}$$
(26)  
$$= \frac{0.20 \text{ A}}{8 \times 2 \text{ MHz} \times 0.05 \text{ V}} = 0.25 \,\mu\text{F}$$

The rms current through the capacitor is given by:

$$I_{\rm IN} \operatorname{rms} = \frac{I_{\rm OUT} \times \frac{\Delta I_{\rm L}}{I_{\rm IN}(\max)}}{(1 - D(\max))\sqrt{12}}$$
(27)

$$= \frac{0.120 \times \frac{0.20}{0.595} \text{ A}}{(1 - 0.78) \sqrt{12}} = 0.05 \text{ A}$$

A good ceramic input capacitor with ratings of 2.2  $\mu$ F, 50V or 4.7  $\mu$ F, 50 V will suffice for this application. Corresponding capacitors include:

| Vendor | Value       | Part number        |
|--------|-------------|--------------------|
| Murata | 4.7 µF 50 V | GRM32ER71H475KA88L |
| Murata | 2.2 µF 50 V | GRM31CR71H225KA88L |



Figure 22. A typical circuit designed using the example above in this section.



### **Typical Application Drawings**



A R1 is used to provide a leakage path such that the OVP pin is above 100 mV during startup. Otherwise the IC would assume the output is shorted to GND and would not proceed with soft start.

Figure 23. Typical application showing boost configuration and PMOS disconnect switch implementation



 A R1 is used to provide a leakage path such that the OVP pin is above 100 mV during startup. Otherwise the IC would assume the output is shorted to GND and would not proceed with soft start.
 D 2 is a blocking diode.

Figure 24. Typical application showing SEPIC configuration



# A8513

# Wide Input Voltage Range, High Efficiency Fault Tolerant LED Driver

Package LP, 16-Pin TSSOP with Exposed Thermal Pad





For Reference Only; not for tooling use (reference MO-153 ABT) Dimensions in millimeters

Dimensions exclusive of mold flash, gate burrs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown

Terminal #1 mark area

Exposed thermal pad (bottom surface); dimensions may vary with device

Reference land pattern layout (reference IPC7351 SOP65P640X110-17M);

All pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary to meet application process requirements and PCB layout tolerances: when mounting on a multilayer PCB, thermal vias at the exposed thermal pad land can improve thermal dissipation (reference EIA/JEDEC Standard JESD51-5)



Package LY, 10-Pin MSOP with Exposed Thermal Pad





#### **Revision History**

| Revision | Revision Date    | Description of Revision                                           |
|----------|------------------|-------------------------------------------------------------------|
| Rev. 3   | February 4, 2013 | Expand Soft Start description, update f <sub>sw</sub> assignments |
|          |                  |                                                                   |

Copyright ©2011-2013, Allegro MicroSystems, LLC

Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website: www.allegromicro.com

